summaryrefslogtreecommitdiffstats
path: root/arch/arm
diff options
context:
space:
mode:
authorSascha Hauer <s.hauer@pengutronix.de>2022-03-08 12:20:04 +0100
committerSascha Hauer <s.hauer@pengutronix.de>2022-03-08 12:55:29 +0100
commitb1bda845f84bb0cfff881fd59ab8523da0274fd5 (patch)
treed009f7e40a89079add508e1ee4928fc9d7914486 /arch/arm
parent27fd06a72c9b036b16bed8daf7af42165b5853e3 (diff)
downloadbarebox-b1bda845f84bb0cfff881fd59ab8523da0274fd5.tar.gz
barebox-b1bda845f84bb0cfff881fd59ab8523da0274fd5.tar.xz
ARM: i.MX: Remove duplicate PFD workaround
The i.MX6Q and i.MX6D SoC variants need a workaround for broken PFDs. That was added to the architecture code in f1f6d76 ("ARM: i.MX6: correct work flow of PFDs from uboot-sources") and then added again in b534f79 ("clk: imx6: Fix procedure to switch the parent of LDB_DI_CLK"). We only need this once, so remove the workaround in the architecture code. Signed-off-by: Sascha Hauer <s.hauer@pengutronix.de>
Diffstat (limited to 'arch/arm')
-rw-r--r--arch/arm/mach-imx/imx6.c44
1 files changed, 0 insertions, 44 deletions
diff --git a/arch/arm/mach-imx/imx6.c b/arch/arm/mach-imx/imx6.c
index 7bd29446e9..bf8d1a0065 100644
--- a/arch/arm/mach-imx/imx6.c
+++ b/arch/arm/mach-imx/imx6.c
@@ -54,17 +54,9 @@ static void imx6_configure_aips(void __iomem *aips)
static void imx6_init_lowlevel(void)
{
- bool is_imx6q = __imx6_cpu_type() == IMX6_CPUTYPE_IMX6Q;
- bool is_imx6d = __imx6_cpu_type() == IMX6_CPUTYPE_IMX6D;
bool is_imx6ull = __imx6_cpu_type() == IMX6_CPUTYPE_IMX6ULL;
bool is_imx6sx = __imx6_cpu_type() == IMX6_CPUTYPE_IMX6SX;
- uint32_t val_480;
- uint32_t val_528;
- uint32_t periph_sel_1;
- uint32_t periph_sel_2;
- uint32_t reg;
-
/*
* Before reset the controller imx6_boot_save_loc() must be called to
* detect serial-downloader fall back boots. For further information
@@ -77,42 +69,6 @@ static void imx6_init_lowlevel(void)
imx6_configure_aips(IOMEM(MX6_AIPS2_ON_BASE_ADDR));
if (is_imx6ull || is_imx6sx)
imx6_configure_aips(IOMEM(MX6_AIPS3_ON_BASE_ADDR));
-
- /* Due to hardware limitation, on MX6Q we need to gate/ungate all PFDs
- * to make sure PFD is working right, otherwise, PFDs may
- * not output clock after reset, MX6DL and MX6SL have added 396M pfd
- * workaround in ROM code, as bus clock need it.
- * Don't reset PLL2 PFD0 / PLL2 PFD2 if is's used by periph_clk.
- */
- if (is_imx6q || is_imx6d) {
- val_480 = BM_ANADIG_PFD_480_PFD3_CLKGATE |
- BM_ANADIG_PFD_480_PFD2_CLKGATE |
- BM_ANADIG_PFD_480_PFD1_CLKGATE |
- BM_ANADIG_PFD_480_PFD0_CLKGATE;
-
- val_528 = BM_ANADIG_PFD_528_PFD3_CLKGATE |
- BM_ANADIG_PFD_528_PFD1_CLKGATE;
-
- reg = readl(MXC_CCM_CBCMR);
- periph_sel_1 = (reg & MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
- >> MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET;
-
- periph_sel_2 = (reg & MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK)
- >> MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET;
-
- if ((periph_sel_1 != 0x2) && (periph_sel_2 != 0x2))
- val_528 |= BM_ANADIG_PFD_528_PFD0_CLKGATE;
-
- if ((periph_sel_1 != 0x1) && (periph_sel_2 != 0x1)
- && (periph_sel_1 != 0x3) && (periph_sel_2 != 0x3))
- val_528 |= BM_ANADIG_PFD_528_PFD2_CLKGATE;
-
- writel(val_480, MX6_ANATOP_BASE_ADDR + HW_ANADIG_PFD_480_SET);
- writel(val_528, MX6_ANATOP_BASE_ADDR + HW_ANADIG_PFD_528_SET);
-
- writel(val_480, MX6_ANATOP_BASE_ADDR + HW_ANADIG_PFD_480_CLR);
- writel(val_528, MX6_ANATOP_BASE_ADDR + HW_ANADIG_PFD_528_CLR);
- }
}
static bool imx6_has_ipu(void)