summaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
-rw-r--r--arch/arm/boards/phycard-i.MX27/lowlevel_init.S1
-rw-r--r--arch/arm/mach-imx/include/mach/imx27-regs.h2
2 files changed, 1 insertions, 2 deletions
diff --git a/arch/arm/boards/phycard-i.MX27/lowlevel_init.S b/arch/arm/boards/phycard-i.MX27/lowlevel_init.S
index 8f0000f822..38cc55c1dc 100644
--- a/arch/arm/boards/phycard-i.MX27/lowlevel_init.S
+++ b/arch/arm/boards/phycard-i.MX27/lowlevel_init.S
@@ -7,6 +7,7 @@
#include <config.h>
#include <mach/imx27-regs.h>
#include <mach/imx-pll.h>
+#include <mach/esdctl.h>
#include <asm/barebox-arm-head.h>
#define writel(val, reg) \
diff --git a/arch/arm/mach-imx/include/mach/imx27-regs.h b/arch/arm/mach-imx/include/mach/imx27-regs.h
index 90b4614bdf..44bc1d3fe8 100644
--- a/arch/arm/mach-imx/include/mach/imx27-regs.h
+++ b/arch/arm/mach-imx/include/mach/imx27-regs.h
@@ -124,8 +124,6 @@
#define MX27_WBCR 0x1C /* Well Bias Control Register */
#define MX27_DSCR(x) (0x1C + ((x) << 2)) /* Driving Strength Control Register 1 - 13 */
-#include "esdctl.h"
-
/* PLL registers (base: MX27_CCM_BASE_ADDR) */
#define MX27_CSCR 0x00 /* Clock Source Control Register */
#define MX27_MPCTL0 0x04 /* MCU PLL Control Register 0 */