summaryrefslogtreecommitdiffstats
path: root/dts/Bindings/spi/jcore,spi.txt
diff options
context:
space:
mode:
Diffstat (limited to 'dts/Bindings/spi/jcore,spi.txt')
-rw-r--r--dts/Bindings/spi/jcore,spi.txt34
1 files changed, 34 insertions, 0 deletions
diff --git a/dts/Bindings/spi/jcore,spi.txt b/dts/Bindings/spi/jcore,spi.txt
new file mode 100644
index 0000000000..93936d16e1
--- /dev/null
+++ b/dts/Bindings/spi/jcore,spi.txt
@@ -0,0 +1,34 @@
+J-Core SPI master
+
+Required properties:
+
+- compatible: Must be "jcore,spi2".
+
+- reg: Memory region for registers.
+
+- #address-cells: Must be 1.
+
+- #size-cells: Must be 0.
+
+Optional properties:
+
+- clocks: If a phandle named "ref_clk" is present, SPI clock speed
+ programming is relative to the frequency of the indicated clock.
+ Necessary only if the input clock rate is something other than a
+ fixed 50 MHz.
+
+- clock-names: Clock names, one for each phandle in clocks.
+
+See spi-bus.txt for additional properties not specific to this device.
+
+Example:
+
+spi@40 {
+ compatible = "jcore,spi2";
+ #address-cells = <1>;
+ #size-cells = <0>;
+ reg = <0x40 0x8>;
+ spi-max-frequency = <25000000>;
+ clocks = <&bus_clk>;
+ clock-names = "ref_clk";
+}