/* * Copyright (c) 2009-2013 Sascha Hauer , Pengutronix * Copyright (c) 2016 Raphaƫl Poggi * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 * as published by the Free Software Foundation. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * */ #define pr_fmt(fmt) "mmu: " fmt #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include "mmu_64.h" static uint64_t *ttb; static void set_table(uint64_t *pt, uint64_t *table_addr) { uint64_t val; val = PTE_TYPE_TABLE | (uint64_t)table_addr; *pt = val; } static uint64_t *create_table(void) { uint64_t *new_table = xmemalign(GRANULE_SIZE, GRANULE_SIZE); /* Mark all entries as invalid */ memset(new_table, 0, GRANULE_SIZE); return new_table; } static __maybe_unused uint64_t *find_pte(uint64_t addr) { uint64_t *pte; uint64_t block_shift; uint64_t idx; int i; pte = ttb; for (i = 1; i < 4; i++) { block_shift = level2shift(i); idx = (addr & level2mask(i)) >> block_shift; pte += idx; if ((pte_type(pte) != PTE_TYPE_TABLE) || (block_shift <= GRANULE_SIZE_SHIFT)) break; else pte = (uint64_t *)(*pte & XLAT_ADDR_MASK); } return pte; } #define MAX_PTE_ENTRIES 512 /* Splits a block PTE into table with subpages spanning the old block */ static void split_block(uint64_t *pte, int level) { uint64_t old_pte = *pte; uint64_t *new_table; uint64_t i = 0; int levelshift; if ((*pte & PTE_TYPE_MASK) == PTE_TYPE_TABLE) return; /* level describes the parent level, we need the child ones */ levelshift = level2shift(level + 1); new_table = create_table(); for (i = 0; i < MAX_PTE_ENTRIES; i++) { new_table[i] = old_pte | (i << levelshift); /* Level 3 block PTEs have the table type */ if ((level + 1) == 3) new_table[i] |= PTE_TYPE_TABLE; } /* Set the new table into effect */ set_table(pte, new_table); } static void create_sections(uint64_t virt, uint64_t phys, uint64_t size, uint64_t attr) { uint64_t block_size; uint64_t block_shift; uint64_t *pte; uint64_t idx; uint64_t addr; uint64_t *table; uint64_t type; int level; if (!ttb) arm_mmu_not_initialized_error(); addr = virt; attr &= ~PTE_TYPE_MASK; while (size) { table = ttb; for (level = 1; level < 4; level++) { block_shift = level2shift(level); idx = (addr & level2mask(level)) >> block_shift; block_size = (1ULL << block_shift); pte = table + idx; if (size >= block_size && IS_ALIGNED(addr, block_size)) { type = (level == 3) ? PTE_TYPE_PAGE : PTE_TYPE_BLOCK; *pte = phys | attr | type; addr += block_size; phys += block_size; size -= block_size; break; } else { split_block(pte, level); } table = get_level_table(pte); } } tlb_invalidate(); } int arch_remap_range(void *_start, size_t size, unsigned flags) { switch (flags) { case MAP_CACHED: flags = CACHED_MEM; break; case MAP_UNCACHED: flags = UNCACHED_MEM; break; default: return -EINVAL; } create_sections((uint64_t)_start, (uint64_t)_start, (uint64_t)size, flags); return 0; } static void mmu_enable(void) { isb(); set_cr(get_cr() | CR_M | CR_C | CR_I); } /* * Prepare MMU for usage enable it. */ void __mmu_init(bool mmu_on) { struct memory_bank *bank; unsigned int el; if (mmu_on) mmu_disable(); ttb = create_table(); el = current_el(); set_ttbr_tcr_mair(el, (uint64_t)ttb, calc_tcr(el), MEMORY_ATTRIBUTES); pr_debug("ttb: 0x%p\n", ttb); /* create a flat mapping */ create_sections(0, 0, 1UL << (BITS_PER_VA - 1), UNCACHED_MEM); /* Map sdram cached. */ for_each_memory_bank(bank) create_sections(bank->start, bank->start, bank->size, CACHED_MEM); /* Make zero page faulting to catch NULL pointer derefs */ create_sections(0x0, 0x0, 0x1000, 0x0); mmu_enable(); } void mmu_disable(void) { unsigned int cr; cr = get_cr(); cr &= ~(CR_M | CR_C); set_cr(cr); v8_flush_dcache_all(); tlb_invalidate(); dsb(); isb(); } void dma_inv_range(void *ptr, size_t size) { unsigned long start = (unsigned long)ptr; unsigned long end = start + size - 1; v8_inv_dcache_range(start, end); } void dma_flush_range(void *ptr, size_t size) { unsigned long start = (unsigned long)ptr; unsigned long end = start + size - 1; v8_flush_dcache_range(start, end); } void dma_sync_single_for_device(dma_addr_t address, size_t size, enum dma_data_direction dir) { if (dir == DMA_FROM_DEVICE) v8_inv_dcache_range(address, address + size - 1); else v8_flush_dcache_range(address, address + size - 1); }