/* * Copyright 2011 Freescale Semiconductor, Inc. * Copyright 2011 Linaro Ltd. * * The code contained herein is licensed under the GNU General Public * License. You may obtain a copy of the GNU General Public License * Version 2 or later at the following locations: * * http://www.opensource.org/licenses/gpl-license.html * http://www.gnu.org/copyleft/gpl.html */ #include / { chosen { stdout-path = &uart1; environment { compatible = "barebox,environment"; device-path = &environment_esdhc1; }; }; }; &esdhc1 { #address-cells = <1>; #size-cells = <1>; environment_esdhc1: partition@e0000 { label = "barebox-environment"; reg = <0xe0000 0x20000>; }; }; &iim { barebox,provide-mac-address = <&fec 1 9>; }; &iomuxc { imx51-babbage { pinctrl_fec: fecgrp { /* * Overwrite upstream FEC iomux settings since these currently * have NO_PAD_CTRL instead of real settings. Remove this once * this is fixed upstream. */ fsl,pins = < MX51_PAD_EIM_EB2__FEC_MDIO 0x000001f5 MX51_PAD_EIM_EB3__FEC_RDATA1 0x00000085 MX51_PAD_EIM_CS2__FEC_RDATA2 0x00000085 MX51_PAD_EIM_CS3__FEC_RDATA3 0x00000085 MX51_PAD_EIM_CS4__FEC_RX_ER 0x00000180 MX51_PAD_EIM_CS5__FEC_CRS 0x00000180 MX51_PAD_NANDF_RB2__FEC_COL 0x00000180 MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x00000180 MX51_PAD_NANDF_D9__FEC_RDATA0 0x00002180 MX51_PAD_NANDF_D8__FEC_TDATA0 0x00002004 MX51_PAD_NANDF_CS2__FEC_TX_ER 0x00002004 MX51_PAD_NANDF_CS3__FEC_MDC 0x00002004 MX51_PAD_NANDF_CS4__FEC_TDATA1 0x00002004 MX51_PAD_NANDF_CS5__FEC_TDATA2 0x00002004 MX51_PAD_NANDF_CS6__FEC_TDATA3 0x00002004 MX51_PAD_NANDF_CS7__FEC_TX_EN 0x00002004 MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x00002180 MX51_PAD_NANDF_D11__FEC_RX_DV 0x000020a4 MX51_PAD_EIM_A20__GPIO2_14 0x00000085 /* Phy Reset */ >; }; pinctrl_usbh1: usbh1grp { /* * Ditto for USBH1 iomux settings. */ fsl,pins = < MX51_PAD_USBH1_CLK__USBH1_CLK 0x1e5 MX51_PAD_USBH1_DIR__USBH1_DIR 0x1e5 MX51_PAD_USBH1_NXT__USBH1_NXT 0x1e5 MX51_PAD_USBH1_STP__USBH1_STP 0x1e5 MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x1e5 MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x1e5 MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x1e5 MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x1e5 MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x1e5 MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x1e5 MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x1e5 MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x1e5 >; }; }; };