// SPDX-License-Identifier: (GPL-2.0+ OR MIT) /* * Device Tree file for Marvell Armada 388 evaluation board * (DB-88F6820) * * Copyright (C) 2014 Marvell * * Thomas Petazzoni */ /dts-v1/; #include "armada-388.dtsi" / { model = "Marvell Armada 385 Development Board"; compatible = "marvell,a385-db", "marvell,armada388", "marvell,armada385", "marvell,armada380"; chosen { stdout-path = "serial0:115200n8"; }; memory { device_type = "memory"; reg = <0x00000000 0x10000000>; /* 256 MB */ }; soc { ranges = ; internal-regs { i2c@11000 { status = "okay"; clock-frequency = <100000>; }; i2c@11100 { status = "okay"; clock-frequency = <100000>; }; serial@12000 { status = "okay"; }; ethernet@30000 { status = "okay"; phy = <&phy1>; phy-mode = "rgmii-id"; buffer-manager = <&bm>; bm,pool-long = <2>; bm,pool-short = <3>; }; usb@58000 { status = "ok"; }; ethernet@70000 { status = "okay"; phy = <&phy0>; phy-mode = "rgmii-id"; buffer-manager = <&bm>; bm,pool-long = <0>; bm,pool-short = <1>; }; mdio@72004 { phy0: ethernet-phy@0 { reg = <0>; }; phy1: ethernet-phy@1 { reg = <1>; }; }; sata@a8000 { status = "okay"; }; sata@e0000 { status = "okay"; }; bm@c8000 { status = "okay"; }; flash@d0000 { status = "okay"; num-cs = <1>; marvell,nand-keep-config; marvell,nand-enable-arbiter; nand-on-flash-bbt; nand-ecc-strength = <4>; nand-ecc-step-size = <512>; partition@0 { label = "U-Boot"; reg = <0 0x800000>; }; partition@800000 { label = "Linux"; reg = <0x800000 0x800000>; }; partition@1000000 { label = "Filesystem"; reg = <0x1000000 0x3f000000>; }; }; sdhci@d8000 { broken-cd; wp-inverted; bus-width = <8>; status = "okay"; no-1-8-v; }; usb3@f0000 { status = "okay"; }; usb3@f8000 { status = "okay"; }; }; bm-bppi { status = "okay"; }; pcie { status = "okay"; /* * The two PCIe units are accessible through * standard PCIe slots on the board. */ pcie@1,0 { /* Port 0, Lane 0 */ status = "okay"; }; pcie@2,0 { /* Port 1, Lane 0 */ status = "okay"; }; }; }; }; &spi0 { status = "okay"; spi-flash@0 { #address-cells = <1>; #size-cells = <1>; compatible = "w25q32", "jedec,spi-nor"; reg = <0>; /* Chip select 0 */ spi-max-frequency = <108000000>; }; };