// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) /* * Copyright (C) STMicroelectronics 2017 - All Rights Reserved * Author: Ludovic Barre for STMicroelectronics. */ #include / { soc { pinctrl: pin-controller@50002000 { #address-cells = <1>; #size-cells = <1>; compatible = "st,stm32mp157-pinctrl"; ranges = <0 0x50002000 0xa400>; interrupt-parent = <&exti>; st,syscfg = <&exti 0x60 0xff>; pins-are-numbered; gpioa: gpio@50002000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x0 0x400>; clocks = <&rcc GPIOA>; st,bank-name = "GPIOA"; ngpios = <16>; gpio-ranges = <&pinctrl 0 0 16>; }; gpiob: gpio@50003000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x1000 0x400>; clocks = <&rcc GPIOB>; st,bank-name = "GPIOB"; ngpios = <16>; gpio-ranges = <&pinctrl 0 16 16>; }; gpioc: gpio@50004000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x2000 0x400>; clocks = <&rcc GPIOC>; st,bank-name = "GPIOC"; ngpios = <16>; gpio-ranges = <&pinctrl 0 32 16>; }; gpiod: gpio@50005000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x3000 0x400>; clocks = <&rcc GPIOD>; st,bank-name = "GPIOD"; ngpios = <16>; gpio-ranges = <&pinctrl 0 48 16>; }; gpioe: gpio@50006000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x4000 0x400>; clocks = <&rcc GPIOE>; st,bank-name = "GPIOE"; ngpios = <16>; gpio-ranges = <&pinctrl 0 64 16>; }; gpiof: gpio@50007000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x5000 0x400>; clocks = <&rcc GPIOF>; st,bank-name = "GPIOF"; ngpios = <16>; gpio-ranges = <&pinctrl 0 80 16>; }; gpiog: gpio@50008000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x6000 0x400>; clocks = <&rcc GPIOG>; st,bank-name = "GPIOG"; ngpios = <16>; gpio-ranges = <&pinctrl 0 96 16>; }; gpioh: gpio@50009000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x7000 0x400>; clocks = <&rcc GPIOH>; st,bank-name = "GPIOH"; ngpios = <16>; gpio-ranges = <&pinctrl 0 112 16>; }; gpioi: gpio@5000a000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x8000 0x400>; clocks = <&rcc GPIOI>; st,bank-name = "GPIOI"; ngpios = <16>; gpio-ranges = <&pinctrl 0 128 16>; }; gpioj: gpio@5000b000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x9000 0x400>; clocks = <&rcc GPIOJ>; st,bank-name = "GPIOJ"; ngpios = <16>; gpio-ranges = <&pinctrl 0 144 16>; }; gpiok: gpio@5000c000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0xa000 0x400>; clocks = <&rcc GPIOK>; st,bank-name = "GPIOK"; ngpios = <8>; gpio-ranges = <&pinctrl 0 160 8>; }; cec_pins_a: cec-0 { pins { pinmux = ; bias-disable; drive-open-drain; slew-rate = <0>; }; }; cec_pins_sleep_a: cec-sleep-0 { pins { pinmux = ; /* HDMI_CEC */ }; }; cec_pins_b: cec-1 { pins { pinmux = ; bias-disable; drive-open-drain; slew-rate = <0>; }; }; cec_pins_sleep_b: cec-sleep-1 { pins { pinmux = ; /* HDMI_CEC */ }; }; ethernet0_rgmii_pins_a: rgmii-0 { pins1 { pinmux = , /* ETH_RGMII_CLK125 */ , /* ETH_RGMII_GTX_CLK */ , /* ETH_RGMII_TXD0 */ , /* ETH_RGMII_TXD1 */ , /* ETH_RGMII_TXD2 */ , /* ETH_RGMII_TXD3 */ , /* ETH_RGMII_TX_CTL */ , /* ETH_MDIO */ ; /* ETH_MDC */ bias-disable; drive-push-pull; slew-rate = <3>; }; pins2 { pinmux = , /* ETH_RGMII_RXD0 */ , /* ETH_RGMII_RXD1 */ , /* ETH_RGMII_RXD2 */ , /* ETH_RGMII_RXD3 */ , /* ETH_RGMII_RX_CLK */ ; /* ETH_RGMII_RX_CTL */ bias-disable; }; }; ethernet0_rgmii_pins_sleep_a: rgmii-sleep-0 { pins1 { pinmux = , /* ETH_RGMII_CLK125 */ , /* ETH_RGMII_GTX_CLK */ , /* ETH_RGMII_TXD0 */ , /* ETH_RGMII_TXD1 */ , /* ETH_RGMII_TXD2 */ , /* ETH_RGMII_TXD3 */ , /* ETH_RGMII_TX_CTL */ , /* ETH_MDIO */ , /* ETH_MDC */ , /* ETH_RGMII_RXD0 */ , /* ETH_RGMII_RXD1 */ , /* ETH_RGMII_RXD2 */ , /* ETH_RGMII_RXD3 */ , /* ETH_RGMII_RX_CLK */ ; /* ETH_RGMII_RX_CTL */ }; }; i2c1_pins_a: i2c1-0 { pins { pinmux = , /* I2C1_SCL */ ; /* I2C1_SDA */ bias-disable; drive-open-drain; slew-rate = <0>; }; }; i2c1_pins_sleep_a: i2c1-1 { pins { pinmux = , /* I2C1_SCL */ ; /* I2C1_SDA */ }; }; i2c2_pins_a: i2c2-0 { pins { pinmux = , /* I2C2_SCL */ ; /* I2C2_SDA */ bias-disable; drive-open-drain; slew-rate = <0>; }; }; i2c2_pins_sleep_a: i2c2-1 { pins { pinmux = , /* I2C2_SCL */ ; /* I2C2_SDA */ }; }; i2c5_pins_a: i2c5-0 { pins { pinmux = , /* I2C5_SCL */ ; /* I2C5_SDA */ bias-disable; drive-open-drain; slew-rate = <0>; }; }; i2c5_pins_sleep_a: i2c5-1 { pins { pinmux = , /* I2C5_SCL */ ; /* I2C5_SDA */ }; }; ltdc_pins_a: ltdc-a-0 { pins { pinmux = , /* LCD_CLK */ , /* LCD_HSYNC */ , /* LCD_VSYNC */ , /* LCD_DE */ , /* LCD_R0 */ , /* LCD_R1 */ , /* LCD_R2 */ , /* LCD_R3 */ , /* LCD_R4 */ , /* LCD_R5 */ , /* LCD_R6 */ , /* LCD_R7 */ , /* LCD_G0 */ , /* LCD_G1 */ , /* LCD_G2 */ , /* LCD_G3 */ , /* LCD_G4 */ , /* LCD_G5 */ , /* LCD_G6 */ , /* LCD_G7 */ , /* LCD_B0 */ , /* LCD_B1 */ , /* LCD_B2 */ , /* LCD_B3 */ , /* LCD_B4 */ , /* LCD_B5 */ , /* LCD_B6 */ ; /* LCD_B7 */ bias-disable; drive-push-pull; slew-rate = <1>; }; }; ltdc_pins_sleep_a: ltdc-a-1 { pins { pinmux = , /* LCD_CLK */ , /* LCD_HSYNC */ , /* LCD_VSYNC */ , /* LCD_DE */ , /* LCD_R0 */ , /* LCD_R1 */ , /* LCD_R2 */ , /* LCD_R3 */ , /* LCD_R4 */ , /* LCD_R5 */ , /* LCD_R6 */ , /* LCD_R7 */ , /* LCD_G0 */ , /* LCD_G1 */ , /* LCD_G2 */ , /* LCD_G3 */ , /* LCD_G4 */ , /* LCD_G5 */ , /* LCD_G6 */ , /* LCD_G7 */ , /* LCD_B0 */ , /* LCD_B1 */ , /* LCD_B2 */ , /* LCD_B3 */ , /* LCD_B4 */ , /* LCD_B5 */ , /* LCD_B6 */ ; /* LCD_B7 */ }; }; ltdc_pins_b: ltdc-b-0 { pins { pinmux = , /* LCD_CLK */ , /* LCD_HSYNC */ , /* LCD_VSYNC */ , /* LCD_DE */ , /* LCD_R0 */ , /* LCD_R1 */ , /* LCD_R2 */ , /* LCD_R3 */ , /* LCD_R4 */ , /* LCD_R5 */ , /* LCD_R6 */ , /* LCD_R7 */ , /* LCD_G0 */ , /* LCD_G1 */ , /* LCD_G2 */ , /* LCD_G3 */ , /* LCD_G4 */ , /* LCD_G5 */ , /* LCD_G6 */ , /* LCD_G7 */ , /* LCD_B0 */ , /* LCD_B1 */ , /* LCD_B2 */ , /* LCD_B3 */ , /* LCD_B4 */ , /* LCD_B5 */ , /* LCD_B6 */ ; /* LCD_B7 */ bias-disable; drive-push-pull; slew-rate = <1>; }; }; ltdc_pins_sleep_b: ltdc-b-1 { pins { pinmux = , /* LCD_CLK */ , /* LCD_HSYNC */ , /* LCD_VSYNC */ , /* LCD_DE */ , /* LCD_R0 */ , /* LCD_R1 */ , /* LCD_R2 */ , /* LCD_R3 */ , /* LCD_R4 */ , /* LCD_R5 */ , /* LCD_R6 */ , /* LCD_R7 */ , /* LCD_G0 */ , /* LCD_G1 */ , /* LCD_G2 */ , /* LCD_G3 */ , /* LCD_G4 */ , /* LCD_G5 */ , /* LCD_G6 */ , /* LCD_G7 */ , /* LCD_B0 */ , /* LCD_B1 */ , /* LCD_B2 */ , /* LCD_B3 */ , /* LCD_B4 */ , /* LCD_B5 */ , /* LCD_B6 */ ; /* LCD_B7 */ }; }; m_can1_pins_a: m-can1-0 { pins1 { pinmux = ; /* CAN1_TX */ slew-rate = <1>; drive-push-pull; bias-disable; }; pins2 { pinmux = ; /* CAN1_RX */ bias-disable; }; }; m_can1_sleep_pins_a: m_can1-sleep@0 { pins { pinmux = , /* CAN1_TX */ ; /* CAN1_RX */ }; }; pwm2_pins_a: pwm2-0 { pins { pinmux = ; /* TIM2_CH4 */ bias-pull-down; drive-push-pull; slew-rate = <0>; }; }; pwm8_pins_a: pwm8-0 { pins { pinmux = ; /* TIM8_CH4 */ bias-pull-down; drive-push-pull; slew-rate = <0>; }; }; pwm12_pins_a: pwm12-0 { pins { pinmux = ; /* TIM12_CH1 */ bias-pull-down; drive-push-pull; slew-rate = <0>; }; }; qspi_clk_pins_a: qspi-clk-0 { pins { pinmux = ; /* QSPI_CLK */ bias-disable; drive-push-pull; slew-rate = <3>; }; }; qspi_bk1_pins_a: qspi-bk1-0 { pins1 { pinmux = , /* QSPI_BK1_IO0 */ , /* QSPI_BK1_IO1 */ , /* QSPI_BK1_IO2 */ ; /* QSPI_BK1_IO3 */ bias-disable; drive-push-pull; slew-rate = <3>; }; pins2 { pinmux = ; /* QSPI_BK1_NCS */ bias-pull-up; drive-push-pull; slew-rate = <3>; }; }; qspi_bk2_pins_a: qspi-bk2-0 { pins1 { pinmux = , /* QSPI_BK2_IO0 */ , /* QSPI_BK2_IO1 */ , /* QSPI_BK2_IO2 */ ; /* QSPI_BK2_IO3 */ bias-disable; drive-push-pull; slew-rate = <3>; }; pins2 { pinmux = ; /* QSPI_BK2_NCS */ bias-pull-up; drive-push-pull; slew-rate = <3>; }; }; sdmmc1_b4_pins_a: sdmmc1-b4-0 { pins { pinmux = , /* SDMMC1_D0 */ , /* SDMMC1_D1 */ , /* SDMMC1_D2 */ , /* SDMMC1_D3 */ , /* SDMMC1_CK */ ; /* SDMMC1_CMD */ slew-rate = <3>; drive-push-pull; bias-disable; }; }; sdmmc1_b4_od_pins_a: sdmmc1-b4-od-0 { pins1 { pinmux = , /* SDMMC1_D0 */ , /* SDMMC1_D1 */ , /* SDMMC1_D2 */ , /* SDMMC1_D3 */ ; /* SDMMC1_CK */ slew-rate = <3>; drive-push-pull; bias-disable; }; pins2{ pinmux = ; /* SDMMC1_CMD */ slew-rate = <3>; drive-open-drain; bias-disable; }; }; sdmmc1_b4_sleep_pins_a: sdmmc1-b4-sleep-0 { pins { pinmux = , /* SDMMC1_D0 */ , /* SDMMC1_D1 */ , /* SDMMC1_D2 */ , /* SDMMC1_D3 */ , /* SDMMC1_CK */ ; /* SDMMC1_CMD */ }; }; sdmmc1_dir_pins_a: sdmmc1-dir-0 { pins1 { pinmux = , /* SDMMC1_D0DIR */ , /* SDMMC1_D123DIR */ ; /* SDMMC1_CDIR */ slew-rate = <3>; drive-push-pull; bias-pull-up; }; pins2{ pinmux = ; /* SDMMC1_CKIN */ bias-pull-up; }; }; sdmmc1_dir_sleep_pins_a: sdmmc1-dir-sleep-0 { pins { pinmux = , /* SDMMC1_D0DIR */ , /* SDMMC1_D123DIR */ , /* SDMMC1_CDIR */ ; /* SDMMC1_CKIN */ }; }; spdifrx_pins_a: spdifrx-0 { pins { pinmux = ; /* SPDIF_IN1 */ bias-disable; }; }; spdifrx_sleep_pins_a: spdifrx-1 { pins { pinmux = ; /* SPDIF_IN1 */ }; }; uart4_pins_a: uart4-0 { pins1 { pinmux = ; /* UART4_TX */ bias-disable; drive-push-pull; slew-rate = <0>; }; pins2 { pinmux = ; /* UART4_RX */ bias-disable; }; }; }; pinctrl_z: pin-controller-z@54004000 { #address-cells = <1>; #size-cells = <1>; compatible = "st,stm32mp157-z-pinctrl"; ranges = <0 0x54004000 0x400>; pins-are-numbered; interrupt-parent = <&exti>; st,syscfg = <&exti 0x60 0xff>; gpioz: gpio@54004000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0 0x400>; clocks = <&rcc GPIOZ>; st,bank-name = "GPIOZ"; st,bank-ioport = <11>; ngpios = <8>; gpio-ranges = <&pinctrl_z 0 400 8>; }; i2c4_pins_a: i2c4-0 { pins { pinmux = , /* I2C4_SCL */ ; /* I2C4_SDA */ bias-disable; drive-open-drain; slew-rate = <0>; }; }; i2c4_pins_sleep_a: i2c4-1 { pins { pinmux = , /* I2C4_SCL */ ; /* I2C4_SDA */ }; }; spi1_pins_a: spi1-0 { pins1 { pinmux = , /* SPI1_SCK */ ; /* SPI1_MOSI */ bias-disable; drive-push-pull; slew-rate = <1>; }; pins2 { pinmux = ; /* SPI1_MISO */ bias-disable; }; }; }; }; };