summaryrefslogtreecommitdiffstats
path: root/arch/arm/boards/edb93xx/pll_cfg.h
blob: 07231d7b3eee90b98bafc3bae61e87b4c17d332e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
/*
 * PLL register values for Cirrus edb93xx boards
 *
 * Copyright (C) 2009 Matthias Kaehlcke <matthias@kaehlcke.net>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 * GNU General Public License for more details.
 *
 */

#include <config.h>
#include <mach/ep93xx-regs.h>

#if defined(CONFIG_MACH_EDB9301)
/*
 * fclk_div: 2, nbyp1: 1, hclk_div: 5, pclk_div: 2
 * pll1_x1: 294912000.000000, pll1_x2ip: 36864000.000000,
 * pll1_x2: 331776000.000000, pll1_out: 331776000.000000
 */
#define CLKSET1_VAL	(7 << SYSCON_CLKSET_PLL_X2IPD_SHIFT |      \
			8 << SYSCON_CLKSET_PLL_X2FBD2_SHIFT |	   \
			19 << SYSCON_CLKSET_PLL_X1FBD1_SHIFT |	   \
			1 << SYSCON_CLKSET1_PCLK_DIV_SHIFT |	   \
			3 << SYSCON_CLKSET1_HCLK_DIV_SHIFT |	   \
			SYSCON_CLKSET1_NBYP1 |			   \
			1 << SYSCON_CLKSET1_FCLK_DIV_SHIFT)
#elif defined(CONFIG_MACH_EDB9302) || defined(CONFIG_MACH_EDB9302A) ||	\
	defined(CONFIG_MACH_EDB9307) || defined(CONFIG_MACH_EDB9307A) || \
	defined CONFIG_MACH_EDB9312 || defined(CONFIG_MACH_EDB9315) ||\
	defined(CONFIG_MACH_EDB9315A)
/*
 * fclk_div: 2, nbyp1: 1, hclk_div: 4, pclk_div: 2
 * pll1_x1: 3096576000.000000, pll1_x2ip: 129024000.000000,
 * pll1_x2: 3999744000.000000, pll1_out: 1999872000.000000
 */
#define CLKSET1_VAL	(23 << SYSCON_CLKSET_PLL_X2IPD_SHIFT | \
			30 << SYSCON_CLKSET_PLL_X2FBD2_SHIFT | \
			20 << SYSCON_CLKSET_PLL_X1FBD1_SHIFT | \
			1 << SYSCON_CLKSET1_PCLK_DIV_SHIFT |   \
			2 << SYSCON_CLKSET1_HCLK_DIV_SHIFT |   \
			SYSCON_CLKSET1_NBYP1 |		       \
			1 << SYSCON_CLKSET1_FCLK_DIV_SHIFT)
#else
#error "Undefined board"
#endif

/*
 * usb_div: 4, nbyp2: 1, pll2_en: 1
 * pll2_x1: 368640000.000000, pll2_x2ip: 15360000.000000,
 * pll2_x2: 384000000.000000, pll2_out: 192000000.000000
 */
#define CLKSET2_VAL	(23 << SYSCON_CLKSET_PLL_X2IPD_SHIFT | \
			24 << SYSCON_CLKSET_PLL_X2FBD2_SHIFT | \
			24 << SYSCON_CLKSET_PLL_X1FBD1_SHIFT | \
			1 << SYSCON_CLKSET_PLL_PS_SHIFT |      \
			SYSCON_CLKSET2_PLL2_EN |	       \
			SYSCON_CLKSET2_NBYP2 |		       \
			3 << SYSCON_CLKSET2_USB_DIV_SHIFT)