summaryrefslogtreecommitdiffstats
path: root/arch/arm/boards/enclustra-aa1/pinmux-config-arria10.c
blob: 3e250dbf6f83b0f537a47c644032052926206b97 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
// SPDX-License-Identifier: GPL-2.0-only

#include <mach/arria10-pinmux.h>

static uint32_t pinmux[] = {
[arria10_pinmux_shared_io_q3_7]	   = 0,
[arria10_pinmux_shared_io_q3_6]	   = 15,
[arria10_pinmux_shared_io_q3_5]	   = 15,
[arria10_pinmux_shared_io_q3_4]	   = 15,
[arria10_pinmux_shared_io_q3_3]	   = 15,
[arria10_pinmux_shared_io_q3_2]	   = 15,
[arria10_pinmux_shared_io_q3_1]	   = 15,
[arria10_pinmux_shared_io_q2_12]   = 4,
[arria10_pinmux_shared_io_q2_11]   = 4,
[arria10_pinmux_shared_io_q2_10]   = 4,
[arria10_pinmux_shared_io_q2_8]	   = 4,
[arria10_pinmux_shared_io_q2_9]	   = 4,
[arria10_pinmux_shared_io_q2_7]	   = 4,
[arria10_pinmux_shared_io_q2_6]	   = 4,
[arria10_pinmux_shared_io_q2_5]	   = 4,
[arria10_pinmux_shared_io_q2_4]	   = 4,
[arria10_pinmux_shared_io_q2_3]	   = 4,
[arria10_pinmux_shared_io_q2_2]	   = 4,
[arria10_pinmux_shared_io_q2_1]	   = 4,
[arria10_pinmux_shared_io_q1_12]   = 8,
[arria10_pinmux_shared_io_q1_10]   = 8,
[arria10_pinmux_shared_io_q1_11]   = 8,
[arria10_pinmux_shared_io_q1_9]	   = 8,
[arria10_pinmux_shared_io_q1_8]	   = 8,
[arria10_pinmux_shared_io_q1_7]	   = 8,
[arria10_pinmux_shared_io_q1_6]	   = 8,
[arria10_pinmux_shared_io_q1_5]	   = 8,
[arria10_pinmux_shared_io_q1_4]	   = 8,
[arria10_pinmux_shared_io_q1_3]	   = 8,
[arria10_pinmux_shared_io_q1_2]	   = 8,
[arria10_pinmux_shared_io_q1_1]	   = 8,
[arria10_pinmux_shared_io_q4_12]   = 15,
[arria10_pinmux_shared_io_q4_11]   = 15,
[arria10_pinmux_shared_io_q4_10]   = 3,
[arria10_pinmux_shared_io_q4_9]	   = 3,
[arria10_pinmux_shared_io_q4_8]	   = 3,
[arria10_pinmux_shared_io_q4_7]	   = 3,
[arria10_pinmux_shared_io_q4_6]	   = 10,
[arria10_pinmux_shared_io_q4_4]	   = 10,
[arria10_pinmux_shared_io_q4_5]	   = 10,
[arria10_pinmux_shared_io_q4_3]	   = 10,
[arria10_pinmux_shared_io_q4_2]	   = 10,
[arria10_pinmux_shared_io_q4_1]	   = 10,
[arria10_pinmux_shared_io_q3_12]   = 1,
[arria10_pinmux_shared_io_q3_11]   = 1,
[arria10_pinmux_shared_io_q3_10]   = 15,
[arria10_pinmux_shared_io_q3_9]	   = 15,
[arria10_pinmux_shared_io_q3_8]	   = 0,
[arria10_pinmux_dedicated_io_7]	   = 8,
[arria10_pinmux_dedicated_io_8]	   = 8,
[arria10_pinmux_dedicated_io_9]	   = 8,
[arria10_pinmux_dedicated_io_10]   = 15,
[arria10_pinmux_dedicated_io_11]   = 15,
[arria10_pinmux_dedicated_io_12]   = 8,
[arria10_pinmux_dedicated_io_13]   = 8,
[arria10_pinmux_dedicated_io_14]   = 8,
[arria10_pinmux_dedicated_io_15]   = 8,
[arria10_pinmux_dedicated_io_16]   = 13,
[arria10_pinmux_dedicated_io_17]   = 13,
[arria10_pinmux_dedicated_io_4]	   = 8,
[arria10_pinmux_dedicated_io_5]	   = 8,
[arria10_pinmux_dedicated_io_6]	   = 8,
[arria10_pincfg_dedicated_io_bank] = 0x101,
[arria10_pincfg_dedicated_io_1]	   = 0xb080a,
[arria10_pincfg_dedicated_io_2]	   = 0xb080a,
[arria10_pincfg_dedicated_io_3]	   = 0xb080a,
[arria10_pincfg_dedicated_io_4]	   = 0xa282a,
[arria10_pincfg_dedicated_io_5]	   = 0xa282a,
[arria10_pincfg_dedicated_io_6]	   = 0x8282a,
[arria10_pincfg_dedicated_io_7]	   = 0xa282a,
[arria10_pincfg_dedicated_io_8]	   = 0xa282a,
[arria10_pincfg_dedicated_io_9]	   = 0xa282a,
[arria10_pincfg_dedicated_io_10]   = 0xa280a,
[arria10_pincfg_dedicated_io_11]   = 0xa280a,
[arria10_pincfg_dedicated_io_12]   = 0xa280a,
[arria10_pincfg_dedicated_io_13]   = 0xa280a,
[arria10_pincfg_dedicated_io_14]   = 0xa280a,
[arria10_pincfg_dedicated_io_15]   = 0xa280a,
[arria10_pincfg_dedicated_io_16]   = 0x8282a,
[arria10_pincfg_dedicated_io_17]   = 0xa280a,
[arria10_pinmux_rgmii0_usefpga]	   = 0,
[arria10_pinmux_rgmii1_usefpga]	   = 0,
[arria10_pinmux_rgmii2_usefpga]	   = 0,
[arria10_pinmux_nand_usefpga]	   = 0,
[arria10_pinmux_qspi_usefpga]	   = 0,
[arria10_pinmux_sdmmc_usefpga]	   = 0,
[arria10_pinmux_spim0_usefpga]	   = 0,
[arria10_pinmux_spim1_usefpga]	   = 0,
[arria10_pinmux_spis0_usefpga]	   = 0,
[arria10_pinmux_spis1_usefpga]	   = 0,
[arria10_pinmux_uart0_usefpga]	   = 0,
[arria10_pinmux_uart1_usefpga]	   = 0,
[arria10_pinmux_i2c0_usefpga]	   = 0,
[arria10_pinmux_i2c1_usefpga]	   = 0,
[arria10_pinmux_i2cemac0_usefpga]  = 0,
[arria10_pinmux_i2cemac1_usefpga]  = 0,
[arria10_pinmux_i2cemac2_usefpga]  = 0,
};