1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
|
#ifndef __MACH_IMX6_H
#define __MACH_IMX6_H
#include <io.h>
#include <mach/generic.h>
#include <mach/imx6-regs.h>
#include <mach/revision.h>
void imx6_init_lowlevel(void);
#define IMX6_ANATOP_SI_REV 0x260
#define IMX6_CPUTYPE_IMX6S 0x161
#define IMX6_CPUTYPE_IMX6DL 0x261
#define IMX6_CPUTYPE_IMX6SX 0x462
#define IMX6_CPUTYPE_IMX6D 0x263
#define IMX6_CPUTYPE_IMX6Q 0x463
#define IMX6_CPUTYPE_IMX6UL 0x164
#define SCU_CONFIG 0x04
static inline int scu_get_core_count(void)
{
unsigned long base;
unsigned int ncores;
asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
ncores = readl(base + SCU_CONFIG);
return (ncores & 0x03) + 1;
}
static inline int __imx6_cpu_type(void)
{
uint32_t val;
val = readl(MX6_ANATOP_BASE_ADDR + IMX6_ANATOP_SI_REV);
val = (val >> 16) & 0xff;
val |= scu_get_core_count() << 8;
return val;
}
static inline int imx6_cpu_type(void)
{
if (!cpu_is_mx6())
return 0;
return __imx6_cpu_type();
}
static inline int __imx6_cpu_revision(void)
{
uint32_t rev;
rev = readl(MX6_ANATOP_BASE_ADDR + IMX6_ANATOP_SI_REV);
switch (rev & 0xfff) {
case 0x00:
return IMX_CHIP_REV_1_0;
case 0x01:
return IMX_CHIP_REV_1_1;
case 0x02:
return IMX_CHIP_REV_1_2;
case 0x03:
return IMX_CHIP_REV_1_3;
case 0x04:
return IMX_CHIP_REV_1_4;
case 0x05:
return IMX_CHIP_REV_1_5;
case 0x100:
return IMX_CHIP_REV_2_0;
}
return IMX_CHIP_REV_UNKNOWN;
}
static inline int imx6_cpu_revision(void)
{
if (!cpu_is_mx6())
return 0;
return __imx6_cpu_revision();
}
#define DEFINE_MX6_CPU_TYPE(str, type) \
static inline int cpu_mx6_is_##str(void) \
{ \
return __imx6_cpu_type() == type; \
} \
\
static inline int cpu_is_##str(void) \
{ \
if (!cpu_is_mx6()) \
return 0; \
return cpu_mx6_is_##str(); \
}
DEFINE_MX6_CPU_TYPE(mx6s, IMX6_CPUTYPE_IMX6S);
DEFINE_MX6_CPU_TYPE(mx6dl, IMX6_CPUTYPE_IMX6DL);
DEFINE_MX6_CPU_TYPE(mx6q, IMX6_CPUTYPE_IMX6Q);
DEFINE_MX6_CPU_TYPE(mx6d, IMX6_CPUTYPE_IMX6D);
DEFINE_MX6_CPU_TYPE(mx6sx, IMX6_CPUTYPE_IMX6SX);
DEFINE_MX6_CPU_TYPE(mx6ul, IMX6_CPUTYPE_IMX6UL);
#endif /* __MACH_IMX6_H */
|