blob: 009ff6f87a9810dbc31e8649dfc64581fcc8b1ff (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
|
#include <dt-bindings/clock/ath79-clk.h>
/ {
compatible = "qca,ar9344";
#address-cells = <1>;
#size-cells = <1>;
cpus {
#address-cells = <1>;
#size-cells = <0>;
cpu@0 {
device_type = "cpu";
compatible = "mips,mips74Kc";
clocks = <&pll ATH79_CLK_CPU>;
reg = <0>;
};
};
ref: ref {
compatible = "fixed-clock";
#clock-cells = <0>;
};
ahb {
compatible = "simple-bus";
ranges;
#address-cells = <1>;
#size-cells = <1>;
apb {
compatible = "simple-bus";
ranges;
#address-cells = <1>;
#size-cells = <1>;
uart0: uart@18020000 {
compatible = "ns16550a", "qca,ar9344-uart0";
reg = <0x18020000 0x20>;
reg-shift = <2>;
reg-io-width = <4>;
big-endian;
status = "disabled";
};
pll: pll-controller@18050000 {
compatible = "qca,ar9344-pll";
reg = <0x18050000 0x100>;
clocks = <&ref>;
clock-names = "ref";
#clock-cells = <1>;
};
wdt0: wdt@18060008 {
compatible = "qca,ar9344-wdt";
reg = <0x18060008 0x8>;
clocks = <&pll ATH79_CLK_CPU>;
status = "disabled";
};
spi: spi@1f000000 {
compatible = "qca,ar7100-spi", "qca,ar9344-spi";
reg = <0x1f000000 0x1c>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
};
mac0: mac@19000000 {
compatible = "qca,ar9344-gmac0";
reg = <0x18070000 0x00000100>,
<0x19000000 0x01000000>;
reg-names = "gmac", "ge0";
phy-mode = "rgmii";
status = "disabled";
};
};
};
|