summaryrefslogtreecommitdiffstats
path: root/arch/nios2/include/asm/dma-mapping.h
blob: 620c207a0336913a2481dd39650dcab37a2563ac (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
#ifndef __ASM_NIOS2_DMA_MAPPING_H
#define __ASM_NIOS2_DMA_MAPPING_H

#include <common.h>
#include <xfuncs.h>

#include <asm/cache.h>

/* dma_alloc_coherent() return cache-line aligned allocation which is mapped
 * to uncached io region.
 *
 * IO_REGION_BASE should be defined in board config header file
 *   0x80000000 for nommu, 0xe0000000 for mmu
 */

#if (DCACHE_SIZE != 0)
static inline void *dma_alloc_coherent(size_t len, unsigned long *handle)
{
	void *addr = malloc(len + DCACHE_LINE_SIZE);
	if (!addr)
		return 0;
	flush_dcache_range((unsigned long)addr,(unsigned long)addr + len + DCACHE_LINE_SIZE);
	*handle = ((unsigned long)addr +
		   (DCACHE_LINE_SIZE - 1)) &
		~(DCACHE_LINE_SIZE - 1) & ~(IO_REGION_BASE);
	return (void *)(*handle | IO_REGION_BASE);
}
#else
static inline void *dma_alloc_coherent(size_t len, unsigned long *handle)
{
	void *addr = malloc(len);
	if (!addr)
		return 0;
	*handle = (unsigned long)addr;
	return (void *)(*handle | IO_REGION_BASE);
}
#endif

#if (DCACHE_SIZE != 0)
#define dma_alloc dma_alloc
static inline void *dma_alloc(size_t size)
{
	return xmemalign(DCACHE_LINE_SIZE, ALIGN(size, DCACHE_LINE_SIZE));
}
#endif

#endif /* __ASM_NIOS2_DMA_MAPPING_H */