summaryrefslogtreecommitdiffstats
path: root/dts/include/dt-bindings/memory/tegra114-mc.h
blob: dfe99c8a5ba5731ad5dbe7f825c5596f9fbff48d (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
/* SPDX-License-Identifier: GPL-2.0 */
#ifndef DT_BINDINGS_MEMORY_TEGRA114_MC_H
#define DT_BINDINGS_MEMORY_TEGRA114_MC_H

#define TEGRA_SWGROUP_PTC	0
#define TEGRA_SWGROUP_DC	1
#define TEGRA_SWGROUP_DCB	2
#define TEGRA_SWGROUP_EPP	3
#define TEGRA_SWGROUP_G2	4
#define TEGRA_SWGROUP_AVPC	5
#define TEGRA_SWGROUP_NV	6
#define TEGRA_SWGROUP_HDA	7
#define TEGRA_SWGROUP_HC	8
#define TEGRA_SWGROUP_MSENC	9
#define TEGRA_SWGROUP_PPCS	10
#define TEGRA_SWGROUP_VDE	11
#define TEGRA_SWGROUP_MPCORELP	12
#define TEGRA_SWGROUP_MPCORE	13
#define TEGRA_SWGROUP_VI	14
#define TEGRA_SWGROUP_ISP	15
#define TEGRA_SWGROUP_XUSB_HOST	16
#define TEGRA_SWGROUP_XUSB_DEV	17
#define TEGRA_SWGROUP_EMUCIF	18
#define TEGRA_SWGROUP_TSEC	19

#define TEGRA114_MC_RESET_AVPC		0
#define TEGRA114_MC_RESET_DC		1
#define TEGRA114_MC_RESET_DCB		2
#define TEGRA114_MC_RESET_EPP		3
#define TEGRA114_MC_RESET_2D		4
#define TEGRA114_MC_RESET_HC		5
#define TEGRA114_MC_RESET_HDA		6
#define TEGRA114_MC_RESET_ISP		7
#define TEGRA114_MC_RESET_MPCORE	8
#define TEGRA114_MC_RESET_MPCORELP	9
#define TEGRA114_MC_RESET_MPE		10
#define TEGRA114_MC_RESET_3D		11
#define TEGRA114_MC_RESET_3D2		12
#define TEGRA114_MC_RESET_PPCS		13
#define TEGRA114_MC_RESET_VDE		14
#define TEGRA114_MC_RESET_VI		15

#endif