summaryrefslogtreecommitdiffstats
path: root/dts/include/dt-bindings/power/r8a774e1-sysc.h
blob: 7edb8161db36fe22234bb7d1fc1044787520ea24 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright (C) 2020 Renesas Electronics Corp.
 */
#ifndef __DT_BINDINGS_POWER_R8A774E1_SYSC_H__
#define __DT_BINDINGS_POWER_R8A774E1_SYSC_H__

/*
 * These power domain indices match the numbers of the interrupt bits
 * representing the power areas in the various Interrupt Registers
 * (e.g. SYSCISR, Interrupt Status Register)
 */

#define R8A774E1_PD_CA57_CPU0		 0
#define R8A774E1_PD_CA57_CPU1		 1
#define R8A774E1_PD_CA57_CPU2		 2
#define R8A774E1_PD_CA57_CPU3		 3
#define R8A774E1_PD_CA53_CPU0		 5
#define R8A774E1_PD_CA53_CPU1		 6
#define R8A774E1_PD_CA53_CPU2		 7
#define R8A774E1_PD_CA53_CPU3		 8
#define R8A774E1_PD_A3VP		 9
#define R8A774E1_PD_CA57_SCU		12
#define R8A774E1_PD_A3VC		14
#define R8A774E1_PD_3DG_A		17
#define R8A774E1_PD_3DG_B		18
#define R8A774E1_PD_3DG_C		19
#define R8A774E1_PD_3DG_D		20
#define R8A774E1_PD_CA53_SCU		21
#define R8A774E1_PD_3DG_E		22
#define R8A774E1_PD_A2VC1		26

/* Always-on power area */
#define R8A774E1_PD_ALWAYS_ON		32

#endif /* __DT_BINDINGS_POWER_R8A774E1_SYSC_H__ */