summaryrefslogtreecommitdiffstats
path: root/dts/src/nds32/ae3xx.dts
blob: 16a9f54a805ea1703f1c6828dfcbff846e75a2df (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
/dts-v1/;
/ {
	compatible = "andestech,ae3xx";
	#address-cells = <1>;
	#size-cells = <1>;
	interrupt-parent = <&intc>;

	chosen {
		stdout-path = &serial0;
	};

	memory@0 {
		device_type = "memory";
		reg = <0x00000000 0x40000000>;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;
		cpu@0 {
			device_type = "cpu";
			compatible = "andestech,n13", "andestech,nds32v3";
			reg = <0>;
			clock-frequency = <60000000>;
			next-level-cache = <&L2>;
		};
	};

	intc: interrupt-controller {
		compatible = "andestech,ativic32";
		#interrupt-cells = <1>;
		interrupt-controller;
	};

	clock: clk {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <30000000>;
	};

	apb {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		serial0: serial@f0300000 {
			compatible = "andestech,uart16550", "ns16550a";
			reg = <0xf0300000 0x1000>;
			interrupts = <8>;
			clock-frequency = <14745600>;
			reg-shift = <2>;
			reg-offset = <32>;
			no-loopback-test = <1>;
		};

		timer0: timer@f0400000 {
			compatible = "andestech,atcpit100";
			reg = <0xf0400000 0x1000>;
			interrupts = <2>;
			clocks = <&clock>;
			clock-names = "PCLK";
		};
	};

	ahb {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		L2: cache-controller@e0500000 {
			compatible = "andestech,atl2c";
			reg = <0xe0500000 0x1000>;
			cache-unified;
			cache-level = <2>;
		};

		mac0: ethernet@e0100000 {
			compatible = "andestech,atmac100";
			reg = <0xe0100000 0x1000>;
			interrupts = <18>;
		};
	};

	pmu {
		compatible = "andestech,nds32v3-pmu";
		interrupts= <13>;
	};
};