summaryrefslogtreecommitdiffstats
path: root/scripts/tegra/t114/nvboot_sdram_param_t114.h
blob: 78151dcfb8438152048b11bdb49c1fe76186d107 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
/*
 * Copyright (c) 2012, NVIDIA CORPORATION.  All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

/**
 * Defines the SDRAM parameter structure.
 *
 * Note that PLLM is used by EMC.
 */

#ifndef INCLUDED_NVBOOT_SDRAM_PARAM_T114_H
#define INCLUDED_NVBOOT_SDRAM_PARAM_T114_H

#define NVBOOT_BCT_SDRAM_ARB_CONFIG_WORDS 27

typedef enum {
	/* Specifies the memory type to be undefined */
	nvboot_memory_type_none = 0,

	/* Specifies the memory type to be DDR SDRAM */
	nvboot_memory_type_ddr = 0,

	/* Specifies the memory type to be LPDDR SDRAM */
	nvboot_memory_type_lpddr = 0,

	/* Specifies the memory type to be DDR2 SDRAM */
	nvboot_memory_type_ddr2 = 0,

	/* Specifies the memory type to be LPDDR2 SDRAM */
	nvboot_memory_type_lpddr2,

	/* Specifies the memory type to be DDR3 SDRAM */
	nvboot_memory_type_ddr3,

	nvboot_memory_type_num,
	nvboot_memory_type_force32 = 0x7FFFFFF
} nvboot_memory_type;

/**
 * Defines the SDRAM parameter structure
 */
typedef struct nvboot_sdram_params_rec {
	/* sdram data structure generated by tool warmboot_code_gen */

	/* Specifies the type of memory device */
	nvboot_memory_type memory_type;

	/* MC/EMC clock source configuration */

	/* Specifies the M value for PllM */
	u_int32_t pllm_input_divider;
	/* Specifies the N value for PllM */
	u_int32_t pllm_feedback_divider;
	/* Specifies the time to wait for PLLM to lock (in microseconds) */
	u_int32_t pllm_stable_time;
	/* Specifies misc. control bits */
	u_int32_t pllm_setup_control;
	/* Enables the Div by 2 */
	u_int32_t pllm_select_div2;
	/* Powers down VCO output Level shifter */
	u_int32_t pllm_pdlshift_ph45;
	/* Powers down VCO output Level shifter */
	u_int32_t pllm_pdlshift_ph90;
	/* Powers down VCO output Level shifter */
	u_int32_t pllm_pdlshift_ph135;
	/* Specifies value for Charge Pump Gain Control */
	u_int32_t pllm_kcp;
	/* Specifies VCO gain */
	u_int32_t pllm_kvco;
	/* Spare BCT param */
	u_int32_t emc_bct_spare0;
	/* Defines EMC_2X_CLK_SRC, EMC_2X_CLK_DIVISOR, EMC_INVERT_DCD */
	u_int32_t emc_clock_source;

	/* Auto-calibration of EMC pads */

	/* Specifies the value for EMC_AUTO_CAL_INTERVAL */
	u_int32_t emc_auto_cal_interval;
	/*
	 * Specifies the value for EMC_AUTO_CAL_CONFIG
	 * Note: Trigger bits are set by the SDRAM code.
	 */
	u_int32_t emc_auto_cal_config;

	/* Specifies the value for EMC_AUTO_CAL_CONFIG2 */
	u_int32_t emc_auto_cal_config2;

	/* Specifies the value for EMC_AUTO_CAL_CONFIG3 */
	u_int32_t emc_auto_cal_config3;

	/*
	 * Specifies the time for the calibration
	 * to stabilize (in microseconds)
	 */
	u_int32_t emc_auto_cal_wait;

	/*
	 * DRAM size information
	 * Specifies the value for EMC_ADR_CFG
	 */
	u_int32_t emc_adr_cfg;

	/*
	 * Specifies the time to wait after asserting pin
	 * CKE (in microseconds)
	 */
	u_int32_t emc_pin_program_wait;
	/* Specifies the extra delay before/after pin RESET/CKE command */
	u_int32_t emc_pin_extra_wait;
	/*
	 * Specifies the extra delay after the first writing
	 * of EMC_TIMING_CONTROL
	 */
	u_int32_t emc_timing_control_wait;

	/* Timing parameters required for the SDRAM */

	/* Specifies the value for EMC_RC */
	u_int32_t emc_rc;
	/* Specifies the value for EMC_RFC */
	u_int32_t emc_rfc;
	/* Specifies the value for EMC_RFC_SLR */
	u_int32_t emc_rfc_slr;
	/* Specifies the value for EMC_RAS */
	u_int32_t emc_ras;
	/* Specifies the value for EMC_RP */
	u_int32_t emc_rp;
	/* Specifies the value for EMC_R2R */
	u_int32_t emc_r2r;
	/* Specifies the value for EMC_W2W */
	u_int32_t emc_w2w;
	/* Specifies the value for EMC_R2W */
	u_int32_t emc_r2w;
	/* Specifies the value for EMC_R2W */
	u_int32_t emc_w2r;
	/* Specifies the value for EMC_R2P */
	u_int32_t emc_r2p;
	/* Specifies the value for EMC_W2P */
	u_int32_t emc_w2p;
	/* Specifies the value for EMC_RD_RCD */
	u_int32_t emc_rd_rcd;
	/* Specifies the value for EMC_WR_RCD */
	u_int32_t emc_wr_rcd;
	/* Specifies the value for EMC_RRD */
	u_int32_t emc_rrd;
	/* Specifies the value for EMC_REXT */
	u_int32_t emc_rext;
	/* Specifies the value for EMC_WEXT */
	u_int32_t emc_wext;
	/* Specifies the value for EMC_WDV */
	u_int32_t emc_wdv;
	/* Specifies the value for EMC_WDV_MASK */
	u_int32_t emc_wdv_mask;
	/* Specifies the value for EMC_QUSE */
	u_int32_t emc_quse;
	/* Specifies the value for EMC_IBDLY */
	u_int32_t emc_ibdly;
	/* Specifies the value for EMC_EINPUT */
	u_int32_t emc_einput;
	/* Specifies the value for EMC_EINPUT_DURATION */
	u_int32_t emc_einput_duration;
	/* Specifies the value for EMC_PUTERM_EXTRA */
	u_int32_t emc_puterm_extra;
	/* Specifies the value for EMC_CDB_CNTL_1 */
	u_int32_t emc_cdb_cntl1;
	/* Specifies the value for EMC_CDB_CNTL_2 */
	u_int32_t emc_cdb_cntl2;
	/* Specifies the value for EMC_QRST */
	u_int32_t emc_qrst;
	/* Specifies the value for EMC_QSAFE */
	u_int32_t emc_qsafe;
	/* Specifies the value for EMC_RDV */
	u_int32_t emc_rdv;
	/* Specifies the value for EMC_RDV_MASK */
	u_int32_t emc_rdv_mask;
	/* Specifies the value for EMC_CTT */
	u_int32_t emc_ctt;
	/* Specifies the value for EMC_CTT_DURATION */
	u_int32_t emc_ctt_duration;
	/* Specifies the value for EMC_REFRESH */
	u_int32_t emc_refresh;
	/* Specifies the value for EMC_BURST_REFRESH_NUM */
	u_int32_t emc_burst_refresh_num;
	/* Specifies the value for EMC_PRE_REFRESH_REQ_CNT */
	u_int32_t emc_prerefresh_req_cnt;
	/* Specifies the value for EMC_PDEX2WR */
	u_int32_t emc_pdex2wr;
	/* Specifies the value for EMC_PDEX2RD */
	u_int32_t emc_pdex2rd;
	/* Specifies the value for EMC_PCHG2PDEN */
	u_int32_t emc_pchg2pden;
	/* Specifies the value for EMC_ACT2PDEN */
	u_int32_t emc_act2pden;
	/* Specifies the value for EMC_AR2PDEN */
	u_int32_t emc_ar2pden;
	/* Specifies the value for EMC_RW2PDEN */
	u_int32_t emc_rw2pden;
	/* Specifies the value for EMC_TXSR */
	u_int32_t emc_txsr;
	/* Specifies the value for EMC_TXSRDLL */
	u_int32_t emc_txsr_dll;
	/* Specifies the value for EMC_TCKE */
	u_int32_t emc_tcke;
	/* Specifies the value for EMC_TCKESR */
	u_int32_t emc_tckesr;
	/* Specifies the value for EMC_TPD */
	u_int32_t emc_tpd;
	/* Specifies the value for EMC_TFAW */
	u_int32_t emc_tfaw;
	/* Specifies the value for EMC_TRPAB */
	u_int32_t emc_trpab;
	/* Specifies the value for EMC_TCLKSTABLE */
	u_int32_t emc_tclkstable;
	/* Specifies the value for EMC_TCLKSTOP */
	u_int32_t emc_tclkstop;
	/* Specifies the value for EMC_TREFBW */
	u_int32_t emc_trefbw;
	/* Specifies the value for EMC_QUSE_EXTRA */
	u_int32_t emc_quse_extra;

	/* FBIO configuration values */

	/* Specifies the value for EMC_FBIO_CFG5 */
	u_int32_t emc_fbio_cfg5;
	/* Specifies the value for EMC_FBIO_CFG6 */
	u_int32_t emc_fbio_cfg6;
	/* Specifies the value for EMC_FBIO_SPARE */
	u_int32_t emc_fbio_spare;

	/* Specifies the value for EMC_CFG_RSV */
	u_int32_t emc_cfg_rsv;

	/* MRS command values */

	/* Specifies the value for EMC_MRS */
	u_int32_t emc_mrs;
	/* Specifies the MP0 command to initialize mode registers */
	u_int32_t emc_emrs;
	/* Specifies the MP2 command to initialize mode registers */
	u_int32_t emc_emrs2;
	/* Specifies the MP3 command to initialize mode registers */
	u_int32_t emc_emrs3;
	/* Specifies the programming to LPDDR2 Mode Register 1 at cold boot */
	u_int32_t emc_mrw1;
	/* Specifies the programming to LPDDR2 Mode Register 2 at cold boot */
	u_int32_t emc_mrw2;
	/* Specifies the programming to LPDDR2 Mode Register 3 at cold boot */
	u_int32_t emc_mrw3;
	/* Specifies the programming to LPDDR2 Mode Register 11 at cold boot */
	u_int32_t emc_mrw4;
	/*
	 * Specifies the programming to extra LPDDR2 Mode Register
	 * at cold boot
	 */
	u_int32_t emc_mrw_extra;
	/*
	 * Specifies the programming to extra LPDDR2 Mode Register
	 * at warm boot
	 */
	u_int32_t emc_warm_boot_mrw_extra;
	/*
	 * Specify the enable of extra Mode Register programming at
	 * warm boot
	 */
	u_int32_t emc_warm_boot_extramode_reg_write_enable;
	/*
	 * Specify the enable of extra Mode Register programming at
	 * cold boot
	 */
	u_int32_t emc_extramode_reg_write_enable;

	/* Specifies the EMC_MRW reset command value */
	u_int32_t emc_mrw_reset_command;
	/* Specifies the EMC Reset wait time (in microseconds) */
	u_int32_t emc_mrw_reset_ninit_wait;
	/* Specifies the value for EMC_MRS_WAIT_CNT */
	u_int32_t emc_mrs_wait_cnt;
	/* Specifies the value for EMC_MRS_WAIT_CNT2 */
	u_int32_t emc_mrs_wait_cnt2;

	/* EMC miscellaneous configurations */

	/* Specifies the value for EMC_CFG */
	u_int32_t emc_cfg;
	/* Specifies the value for EMC_CFG_2 */
	u_int32_t emc_cfg2;
	/* Specifies the value for EMC_DBG */
	u_int32_t emc_dbg;
	/* Specifies the value for EMC_CMDQ */
	u_int32_t emc_cmd_q;
	/* Specifies the value for EMC_MC2EMCQ */
	u_int32_t emc_mc2emc_q;
	/* Specifies the value for EMC_DYN_SELF_REF_CONTROL */
	u_int32_t emc_dyn_self_ref_control;

	/* Specifies the value for MEM_INIT_DONE */
	u_int32_t ahb_arbitration_xbar_ctrl_meminit_done;

	/* Specifies the value for EMC_CFG_DIG_DLL */
	u_int32_t emc_cfg_dig_dll;
	/* Specifies the value for EMC_CFG_DIG_DLL_PERIOD */
	u_int32_t emc_cfg_dig_dll_period;
	/* Specifies the value of *DEV_SELECTN of various EMC registers */
	u_int32_t emc_dev_select;

	/* Specifies the value for EMC_SEL_DPD_CTRL */
	u_int32_t emc_sel_dpd_ctrl;

	/* Pads trimmer delays */

	/* Specifies the value for EMC_DLL_XFORM_DQS0 */
	u_int32_t emc_dll_xform_dqs0;
	/* Specifies the value for EMC_DLL_XFORM_DQS1 */
	u_int32_t emc_dll_xform_dqs1;
	/* Specifies the value for EMC_DLL_XFORM_DQS2 */
	u_int32_t emc_dll_xform_dqs2;
	/* Specifies the value for EMC_DLL_XFORM_DQS3 */
	u_int32_t emc_dll_xform_dqs3;
	/* Specifies the value for EMC_DLL_XFORM_DQS4 */
	u_int32_t emc_dll_xform_dqs4;
	/* Specifies the value for EMC_DLL_XFORM_DQS5 */
	u_int32_t emc_dll_xform_dqs5;
	/* Specifies the value for EMC_DLL_XFORM_DQS6 */
	u_int32_t emc_dll_xform_dqs6;
	/* Specifies the value for EMC_DLL_XFORM_DQS7 */
	u_int32_t emc_dll_xform_dqs7;
	/* Specifies the value for EMC_DLL_XFORM_QUSE0 */
	u_int32_t emc_dll_xform_quse0;
	/* Specifies the value for EMC_DLL_XFORM_QUSE1 */
	u_int32_t emc_dll_xform_quse1;
	/* Specifies the value for EMC_DLL_XFORM_QUSE2 */
	u_int32_t emc_dll_xform_quse2;
	/* Specifies the value for EMC_DLL_XFORM_QUSE3 */
	u_int32_t emc_dll_xform_quse3;
	/* Specifies the value for EMC_DLL_XFORM_QUSE4 */
	u_int32_t emc_dll_xform_quse4;
	/* Specifies the value for EMC_DLL_XFORM_QUSE5 */
	u_int32_t emc_dll_xform_quse5;
	/* Specifies the value for EMC_DLL_XFORM_QUSE6 */
	u_int32_t emc_dll_xform_quse6;
	/* Specifies the value for EMC_DLL_XFORM_QUSE7 */
	u_int32_t emc_dll_xform_quse7;
	/* Specifies the value for EMC_DLL_XFORM_ADDR0 */
	u_int32_t emc_dll_xform_addr0;
	/* Specifies the value for EMC_DLL_XFORM_ADDR1 */
	u_int32_t emc_dll_xform_addr1;
	/* Specifies the value for EMC_DLL_XFORM_ADDR2 */
	u_int32_t emc_dll_xform_addr2;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS0 */
	u_int32_t emc_dli_trim_tx_dqs0;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS1 */
	u_int32_t emc_dli_trim_tx_dqs1;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS2 */
	u_int32_t emc_dli_trim_tx_dqs2;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS3 */
	u_int32_t emc_dli_trim_tx_dqs3;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS4 */
	u_int32_t emc_dli_trim_tx_dqs4;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS5 */
	u_int32_t emc_dli_trim_tx_dqs5;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS6 */
	u_int32_t emc_dli_trim_tx_dqs6;
	/* Specifies the value for EMC_DLI_TRIM_TXDQS7 */
	u_int32_t emc_dli_trim_tx_dqs7;
	/* Specifies the value for EMC_DLL_XFORM_DQ0 */
	u_int32_t emc_dll_xform_dq0;
	/* Specifies the value for EMC_DLL_XFORM_DQ1 */
	u_int32_t emc_dll_xform_dq1;
	/* Specifies the value for EMC_DLL_XFORM_DQ2 */
	u_int32_t emc_dll_xform_dq2;
	/* Specifies the value for EMC_DLL_XFORM_DQ3 */
	u_int32_t emc_dll_xform_dq3;

	/*
	 * Specifies the delay after asserting CKE pin during a WarmBoot0
	 * sequence (in microseconds)
	 */
	u_int32_t warm_boot_wait;

	/* Specifies the value for EMC_CTT_TERM_CTRL */
	u_int32_t emc_ctt_term_ctrl;

	/* Specifies the value for EMC_ODT_WRITE */
	u_int32_t emc_odt_write;
	/* Specifies the value for EMC_ODT_WRITE */
	u_int32_t emc_odt_read;

	/* Periodic ZQ calibration */

	/*
	 * Specifies the value for EMC_ZCAL_INTERVAL
	 * Value 0 disables ZQ calibration
	 */
	u_int32_t emc_zcal_interval;
	/* Specifies the value for EMC_ZCAL_WAIT_CNT */
	u_int32_t emc_zcal_wait_cnt;
	/* Specifies the value for EMC_ZCAL_MRW_CMD */
	u_int32_t emc_zcal_mrw_cmd;

	/* DRAM initialization sequence flow control */

	/* Specifies the MRS command value for resetting DLL */
	u_int32_t emc_mrs_reset_dll;
	/* Specifies the command for ZQ initialization of device 0 */
	u_int32_t emc_zcal_init_dev0;
	/* Specifies the command for ZQ initialization of device 1 */
	u_int32_t emc_zcal_init_dev1;
	/*
	 * Specifies the wait time after programming a ZQ initialization
	 * command (in microseconds)
	 */
	u_int32_t emc_zcal_init_wait;
	/* Specifies the enable for ZQ calibration at cold boot */
	u_int32_t emc_zcal_warm_cold_boot_enables;

	/*
	 * Specifies the MRW command to LPDDR2 for ZQ calibration
	 * on warmboot
	 */
	/* Is issued to both devices separately */
	u_int32_t emc_mrw_lpddr2zcal_warm_boot;
	/*
	 * Specifies the ZQ command to DDR3 for ZQ calibration on warmboot
	 * Is issued to both devices separately
	 */
	u_int32_t emc_zqcal_ddr3_warm_boot;
	/*
	 * Specifies the wait time for ZQ calibration on warmboot
	 * (in microseconds)
	 */
	u_int32_t emc_zcal_warm_boot_wait;
	/*
	 * Specifies the enable for DRAM Mode Register programming
	 * at warm boot
	 */
	u_int32_t emc_mrs_warm_boot_enable;
	/*
	 * Specifies the wait time after sending an MRS DLL reset command
	 * in microseconds)
	 */
	u_int32_t emc_mrs_reset_dll_wait;
	/* Specifies the extra MRS command to initialize mode registers */
	u_int32_t emc_mrs_extra;
	/* Specifies the extra MRS command at warm boot */
	u_int32_t emc_warm_boot_mrs_extra;
	/* Specifies the EMRS command to enable the DDR2 DLL */
	u_int32_t emc_emrs_ddr2_dll_enable;
	/* Specifies the MRS command to reset the DDR2 DLL */
	u_int32_t emc_mrs_ddr2_dll_reset;
	/* Specifies the EMRS command to set OCD calibration */
	u_int32_t emc_emrs_ddr2_ocd_calib;
	/*
	 * Specifies the wait between initializing DDR and setting OCD
	 * calibration (in microseconds)
	 */
	u_int32_t emc_ddr2_wait;
	/* Specifies the value for EMC_CLKEN_OVERRIDE */
	u_int32_t emc_clken_override;
	/*
	 * Specifies LOG2 of the extra refresh numbers after booting
	 * Program 0 to disable
	 */
	u_int32_t emc_extra_refresh_num;
	/* Specifies the master override for all EMC clocks */
	u_int32_t emc_clken_override_allwarm_boot;
	/* Specifies the master override for all MC clocks */
	u_int32_t mc_clken_override_allwarm_boot;
	/* Specifies digital dll period, choosing between 4 to 64 ms */
	u_int32_t emc_cfg_dig_dll_period_warm_boot;

	/* Pad controls */

	/* Specifies the value for PMC_VDDP_SEL */
	u_int32_t pmc_vddp_sel;
	/* Specifies the value for PMC_DDR_PWR */
	u_int32_t pmc_ddr_pwr;
	/* Specifies the value for PMC_DDR_CFG */
	u_int32_t pmc_ddr_cfg;
	/* Specifies the value for PMC_IO_DPD_REQ */
	u_int32_t pmc_io_dpd_req;
	/* Specifies the value for PMC_IO_DPD2_REQ */
	u_int32_t pmc_io_dpd2_req;
	/* Specifies the value for PMC_REG_SHORT */
	u_int32_t pmc_reg_short;
	/* Specifies the value for PMC_E_NO_VTTGEN */
	u_int32_t pmc_eno_vtt_gen;
	/* Specifies the value for PMC_NO_IOPOWER */
	u_int32_t pmc_no_io_power;
	/* Specifies the value for EMC_XM2CMDPADCTRL */
	u_int32_t emc_xm2cmd_pad_ctrl;
	/* Specifies the value for EMC_XM2CMDPADCTRL2 */
	u_int32_t emc_xm2cmd_pad_ctrl2;
	/* Specifies the value for EMC_XM2CMDPADCTRL3 */
	u_int32_t emc_xm2cmd_pad_ctrl3;
	/* Specifies the value for EMC_XM2CMDPADCTRL4 */
	u_int32_t emc_xm2cmd_pad_ctrl4;
	/* Specifies the value for EMC_XM2DQSPADCTRL */
	u_int32_t emc_xm2dqs_pad_ctrl;
	/* Specifies the value for EMC_XM2DQSPADCTRL2 */
	u_int32_t emc_xm2dqs_pad_ctrl2;
	/* Specifies the value for EMC_XM2DQSPADCTRL3 */
	u_int32_t emc_xm2dqs_pad_ctrl3;
	/* Specifies the value for EMC_XM2DQSPADCTRL4 */
	u_int32_t emc_xm2dqs_pad_ctrl4;
	/* Specifies the value for EMC_XM2DQPADCTRL */
	u_int32_t emc_xm2dq_pad_ctrl;
	/* Specifies the value for EMC_XM2DQPADCTRL2 */
	u_int32_t emc_xm2dq_pad_ctrl2;
	/* Specifies the value for EMC_XM2CLKPADCTRL */
	u_int32_t emc_xm2clk_pad_ctrl;
	/* Specifies the value for EMC_XM2CLKPADCTRL2 */
	u_int32_t emc_xm2clk_pad_ctrl2;
	/* Specifies the value for EMC_XM2COMPPADCTRL */
	u_int32_t emc_xm2comp_pad_ctrl;
	/* Specifies the value for EMC_XM2VTTGENPADCTRL */
	u_int32_t emc_xm2vttgen_pad_ctrl;
	/* Specifies the value for EMC_XM2VTTGENPADCTRL2 */
	u_int32_t emc_xm2vttgen_pad_ctrl2;
	/* Specifies the value for EMC_ACPD_CONTROL */
	u_int32_t emc_acpd_control;

	/* Specifies the value for EMC_SWIZZLE_RANK0_BYTE_CFG */
	u_int32_t emc_swizzle_rank0_byte_cfg;
	/* Specifies the value for EMC_SWIZZLE_RANK0_BYTE0 */
	u_int32_t emc_swizzle_rank0_byte0;
	/* Specifies the value for EMC_SWIZZLE_RANK0_BYTE1 */
	u_int32_t emc_swizzle_rank0_byte1;
	/* Specifies the value for EMC_SWIZZLE_RANK0_BYTE2 */
	u_int32_t emc_swizzle_rank0_byte2;
	/* Specifies the value for EMC_SWIZZLE_RANK0_BYTE3 */
	u_int32_t emc_swizzle_rank0_byte3;
	/* Specifies the value for EMC_SWIZZLE_RANK1_BYTE_CFG */
	u_int32_t emc_swizzle_rank1_byte_cfg;
	/* Specifies the value for EMC_SWIZZLE_RANK1_BYTE0 */
	u_int32_t emc_swizzle_rank1_byte0;
	/* Specifies the value for EMC_SWIZZLE_RANK1_BYTE1 */
	u_int32_t emc_swizzle_rank1_byte1;
	/* Specifies the value for EMC_SWIZZLE_RANK1_BYTE2 */
	u_int32_t emc_swizzle_rank1_byte2;
	/* Specifies the value for EMC_SWIZZLE_RANK1_BYTE3 */
	u_int32_t emc_swizzle_rank1_byte3;
	/* Specifies the value for EMC_ADDR_SWIZZLE_STACK1A */
	u_int32_t emc_addr_swizzle_stack1a;
	/* Specifies the value for EMC_ADDR_SWIZZLE_STACK1B */
	u_int32_t emc_addr_swizzle_stack1b;
	/* Specifies the value for EMC_ADDR_SWIZZLE_STACK2A */
	u_int32_t emc_addr_swizzle_stack2a;
	/* Specifies the value for EMC_ADDR_SWIZZLE_STACK2B */
	u_int32_t emc_addr_swizzle_stack2b;
	/* Specifies the value for EMC_ADDR_SWIZZLE_STACK3 */
	u_int32_t emc_addr_swizzle_stack3;

	/* Specifies the value for EMC_DSR_VTTGEN_DRV */
	u_int32_t emc_dsr_vttgen_drv;

	/* Specifies the value for EMC_TXDSRVTTGEN */
	u_int32_t emc_txdsrvttgen;

	/* DRAM size information */

	/* Specifies the value for MC_EMEM_ADR_CFG */
	u_int32_t mc_emem_adr_cfg;
	/* Specifies the value for MC_EMEM_ADR_CFG_DEV0 */
	u_int32_t mc_emem_adr_cfg_dev0;
	/* Specifies the value for MC_EMEM_ADR_CFG_DEV1 */
	u_int32_t mc_emem_adr_cfg_dev1;
	/* Specifies the value for MC_EMEM_ADR_CFG_CHANNEL_MASK */
	u_int32_t mc_emem_adr_cfg_channel_mask;
	/* Specifies the value for MC_EMEM_ADR_CFG_CHANNEL_MASK_PROPAGATION_COUNT */
	u_int32_t mc_emem_adr_cfg_channel_mask_propagation_count;
	/* Specifies the value for MC_EMEM_ADR_CFG_BANK_MASK_0 */
	u_int32_t mc_emem_adr_cfg_bank_mask0;
	/* Specifies the value for MC_EMEM_ADR_CFG_BANK_MASK_1 */
	u_int32_t mc_emem_adr_cfg_bank_mask1;
	/* Specifies the value for MC_EMEM_ADR_CFG_BANK_MASK_2 */
	u_int32_t mc_emem_adr_cfg_bank_mask2;

	/*
	 * Specifies the value for MC_EMEM_CFG which holds the external memory
	 * size (in KBytes)
	 */
	u_int32_t mc_emem_cfg;

	/* MC arbitration configuration */

	/* Specifies the value for MC_EMEM_ARB_CFG */
	u_int32_t mc_emem_arb_cfg;
	/* Specifies the value for MC_EMEM_ARB_OUTSTANDING_REQ */
	u_int32_t mc_emem_arb_outstanding_req;
	/* Specifies the value for MC_EMEM_ARB_TIMING_RCD */
	u_int32_t mc_emem_arb_timing_rcd;
	/* Specifies the value for MC_EMEM_ARB_TIMING_RP */
	u_int32_t mc_emem_arb_timing_rp;
	/* Specifies the value for MC_EMEM_ARB_TIMING_RC */
	u_int32_t mc_emem_arb_timing_rc;
	/* Specifies the value for MC_EMEM_ARB_TIMING_RAS */
	u_int32_t mc_emem_arb_timing_ras;
	/* Specifies the value for MC_EMEM_ARB_TIMING_FAW */
	u_int32_t mc_emem_arb_timing_faw;
	/* Specifies the value for MC_EMEM_ARB_TIMING_RRD */
	u_int32_t mc_emem_arb_timing_rrd;
	/* Specifies the value for MC_EMEM_ARB_TIMING_RAP2PRE */
	u_int32_t mc_emem_arb_timing_rap2pre;
	/* Specifies the value for MC_EMEM_ARB_TIMING_WAP2PRE */
	u_int32_t mc_emem_arb_timing_wap2pre;
	/* Specifies the value for MC_EMEM_ARB_TIMING_R2R */
	u_int32_t mc_emem_arb_timing_r2r;
	/* Specifies the value for MC_EMEM_ARB_TIMING_W2W */
	u_int32_t mc_emem_arb_timing_w2w;
	/* Specifies the value for MC_EMEM_ARB_TIMING_R2W */
	u_int32_t mc_emem_arb_timing_r2w;
	/* Specifies the value for MC_EMEM_ARB_TIMING_W2R */
	u_int32_t mc_emem_arb_timing_w2r;
	/* Specifies the value for MC_EMEM_ARB_DA_TURNS */
	u_int32_t mc_emem_arb_da_turns;
	/* Specifies the value for MC_EMEM_ARB_DA_COVERS */
	u_int32_t mc_emem_arb_da_covers;
	/* Specifies the value for MC_EMEM_ARB_MISC0 */
	u_int32_t mc_emem_arb_misc0;
	/* Specifies the value for MC_EMEM_ARB_MISC1 */
	u_int32_t mc_emem_arb_misc1;
	/* Specifies the value for MC_EMEM_ARB_RING1_THROTTLE */
	u_int32_t mc_emem_arb_ring1_throttle;
	/* Specifies the value for MC_EMEM_ARB_OVERRIDE */
	u_int32_t mc_emem_arb_override;
	/* Specifies the value for MC_EMEM_ARB_RSV */
	u_int32_t mc_emem_arb_rsv;

	/* Specifies the value for MC_CLKEN_OVERRIDE */
	u_int32_t mc_clken_override;

	/* Specifies the MC/EMC register address aperture */
	u_int32_t mc_emc_reg_mode;
	/* Specifies the value for MC_VIDEO_PROTECT_BOM */
	u_int32_t mc_video_protect_bom;
	/* Specifies the value for MC_VIDEO_PROTECT_SIZE_MB */
	u_int32_t mc_video_protect_size_mb;
	/* Specifies the value for MC_VIDEO_PROTECT_VPR_OVERRIDE */
	u_int32_t mc_video_protect_vpr_override;
	/* Specifies the value for MC_SEC_CARVEOUT_BOM */
	u_int32_t mc_sec_carveout_bom;
	/* Specifies the value for MC_SEC_CARVEOUT_SIZE_MB */
	u_int32_t mc_sec_carveout_size_mb;
	/* Specifies the value for MC_VIDEO_PROTECT_REG_CTRL.VIDEO_PROTECT_WRITE_ACCESS */
	u_int32_t mc_video_protect_write_access;
	/* Specifies the value for MC_SEC_CARVEOUT_REG_CTRL.SEC_CARVEOUT_WRITE_ACCESS */
	u_int32_t mc_sec_carveout_protect_write_access;

	/* Specifies enable for CA training */
	u_int32_t emc_ca_training_enable;
	/* Specifies the value for EMC_CA_TRAINING_TIMING_CNTRL1 */
	u_int32_t emc_ca_training_timing_cntl1;
	/* Specifies the value for EMC_CA_TRAINING_TIMING_CNTRL2 */
	u_int32_t emc_ca_training_timing_cntl2;
	/* Set if bit 6 select is greater than bit 7 select; uses aremc.spec packet SWIZZLE_BIT6_GT_BIT7 */
	u_int32_t swizzle_rank_byte_encode;
	/* Specifies enable and offset for patched boot rom write */
	u_int32_t boot_rom_patch_control;
	/* Specifies data for patched boot rom write */
	u_int32_t boot_rom_patch_data;

	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS0 */
	u_int32_t ch1_emc_dll_xform_dqs0;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS1 */
	u_int32_t ch1_emc_dll_xform_dqs1;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS2 */
	u_int32_t ch1_emc_dll_xform_dqs2;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS3 */
	u_int32_t ch1_emc_dll_xform_dqs3;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS4 */
	u_int32_t ch1_emc_dll_xform_dqs4;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS5 */
	u_int32_t ch1_emc_dll_xform_dqs5;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS6 */
	u_int32_t ch1_emc_dll_xform_dqs6;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQS7 */
	u_int32_t ch1_emc_dll_xform_dqs7;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE0 */
	u_int32_t ch1_emc_dll_xform_quse0;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE1 */
	u_int32_t ch1_emc_dll_xform_quse1;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE2 */
	u_int32_t ch1_emc_dll_xform_quse2;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE3 */
	u_int32_t ch1_emc_dll_xform_quse3;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE4 */
	u_int32_t ch1_emc_dll_xform_quse4;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE5 */
	u_int32_t ch1_emc_dll_xform_quse5;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE6 */
	u_int32_t ch1_emc_dll_xform_quse6;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_QUSE7 */
	u_int32_t ch1_emc_dll_xform_quse7;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS0 */
	u_int32_t ch1_emc_dli_trim_tx_dqs0;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS1 */
	u_int32_t ch1_emc_dli_trim_tx_dqs1;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS2 */
	u_int32_t ch1_emc_dli_trim_tx_dqs2;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS3 */
	u_int32_t ch1_emc_dli_trim_tx_dqs3;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS4 */
	u_int32_t ch1_emc_dli_trim_tx_dqs4;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS5 */
	u_int32_t ch1_emc_dli_trim_tx_dqs5;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS6 */
	u_int32_t ch1_emc_dli_trim_tx_dqs6;
	/* (Channel 1) Specifies the value for EMC_DLI_TRIM_TXDQS7 */
	u_int32_t ch1_emc_dli_trim_tx_dqs7;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQ0 */
	u_int32_t ch1_emc_dll_xform_dq0;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQ1 */
	u_int32_t ch1_emc_dll_xform_dq1;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQ2 */
	u_int32_t ch1_emc_dll_xform_dq2;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_DQ3 */
	u_int32_t ch1_emc_dll_xform_dq3;

	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK0_BYTE_CFG */
	u_int32_t ch1_emc_swizzle_rank0_byte_cfg;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK0_BYTE0 */
	u_int32_t ch1_emc_swizzle_rank0_byte0;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK0_BYTE1 */
	u_int32_t ch1_emc_swizzle_rank0_byte1;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK0_BYTE2 */
	u_int32_t ch1_emc_swizzle_rank0_byte2;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK0_BYTE3 */
	u_int32_t ch1_emc_swizzle_rank0_byte3;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK1_BYTE_CFG */
	u_int32_t ch1_emc_swizzle_rank1_byte_cfg;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK1_BYTE0 */
	u_int32_t ch1_emc_swizzle_rank1_byte0;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK1_BYTE1 */
	u_int32_t ch1_emc_swizzle_rank1_byte1;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK1_BYTE2 */
	u_int32_t ch1_emc_swizzle_rank1_byte2;
	/* (Channel 1) Specifies the value for EMC_SWIZZLE_RANK1_BYTE3 */
	u_int32_t ch1_emc_swizzle_rank1_byte3;
	/* (Channel 1) Specifies the value for EMC_ADDR_SWIZZLE_STACK1A */
	u_int32_t ch1_emc_addr_swizzle_stack1a;
	/* (Channel 1) Specifies the value for EMC_ADDR_SWIZZLE_STACK1B */
	u_int32_t ch1_emc_addr_swizzle_stack1b;
	/* (Channel 1) Specifies the value for EMC_ADDR_SWIZZLE_STACK2A */
	u_int32_t ch1_emc_addr_swizzle_stack2a;
	/* (Channel 1) Specifies the value for EMC_ADDR_SWIZZLE_STACK2B */
	u_int32_t ch1_emc_addr_swizzle_stack2b;
	/* (Channel 1) Specifies the value for EMC_ADDR_SWIZZLE_STACK3 */
	u_int32_t ch1_emc_addr_swizzle_stack3;

	/* (Channel 1) Specifies the value for EMC_AUTO_CAL_CONFIG */
	/* Note: Trigger bits are set by the SDRAM code. */
	u_int32_t ch1_emc_auto_cal_config;
	/* (Channel 1) Specifies the value for EMC_AUTO_CAL_CONFIG2 */
	u_int32_t ch1_emc_auto_cal_config2;
	/* (Channel 1) Specifies the value for EMC_AUTO_CAL_CONFIG3 */
	u_int32_t ch1_emc_auto_cal_config3;
	/* (Channel 1) Specifies the value for EMC_CDB_CNTL_1 */
	u_int32_t ch1_emc_cdb_cntl1;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_ADDR0 */
	u_int32_t ch1_emc_dll_xform_addr0;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_ADDR1 */
	u_int32_t ch1_emc_dll_xform_addr1;
	/* (Channel 1) Specifies the value for EMC_DLL_XFORM_ADDR2 */
	u_int32_t ch1_emc_dll_xform_addr2;
	/* (Channel 1) Specifies the value for EMC_FBIO_SPARE */
	u_int32_t ch1_emc_fbio_spare;
	/* (Channel 1) Specifies the value for EMC_XM2CLKPADCTRL */
	u_int32_t ch1_emc_xm2_clk_pad_ctrl;
	/* (Channel 1) Specifies the value for EMC_XM2CLKPADCTRL2 */
	u_int32_t ch1_emc_xm2_clk_pad_ctrl2;
	/* (Channel 1) Specifies the value for EMC_XM2CMDPADCTRL2 */
	u_int32_t ch1_emc_xm2_cmd_pad_ctrl2;
	/* (Channel 1) Specifies the value for EMC_XM2CMDPADCTRL3 */
	u_int32_t ch1_emc_xm2_cmd_pad_ctrl3;
	/* (Channel 1) Specifies the value for EMC_XM2CMDPADCTRL4 */
	u_int32_t ch1_emc_xm2_cmd_pad_ctrl4;
	/* (Channel 1) Specifies the value for EMC_XM2DQPADCTRL */
	u_int32_t ch1_emc_xm2_dq_pad_ctrl;
	/* (Channel 1) Specifies the value for EMC_XM2DQPADCTRL2 */
	u_int32_t ch1_emc_xm2_dq_pad_ctrl2;
	/* (Channel 1) Specifies the value for EMC_XM2DQSPADCTRL */
	u_int32_t ch1_emc_xm2_dqs_pad_ctrl;
	/* (Channel 1) Specifies the value for EMC_XM2DQSPADCTRL3 */
	u_int32_t ch1_emc_xm2_dqs_pad_ctrl3;
	/* (Channel 1) Specifies the value for EMC_XM2DQSPADCTRL4 */
	u_int32_t ch1_emc_xm2_dqs_pad_ctrl4;

	/* End of generated code by warmboot_code_gen */
} nvboot_sdram_params;
#endif /* #ifndef INCLUDED_NVBOOT_SDRAM_PARAM_T114_H */