1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
|
// SPDX-License-Identifier: GPL-2.0-only
#include <common.h>
#include <linux/sizes.h>
#include <io.h>
#include <memory.h>
#include <asm/barebox-arm.h>
#include <asm/cache.h>
#include <asm/sections.h>
#include <asm/unaligned.h>
#include <debug_ll.h>
#include <pbl.h>
#include <mach/arria10-sdram.h>
#include <mach/arria10-regs.h>
#include <mach/arria10-reset-manager.h>
#include <mach/arria10-clock-manager.h>
#include <mach/arria10-pinmux.h>
#include <mach/arria10-fpga.h>
#include <mach/init.h>
#include "pll-config-arria10.c"
#include "pinmux-config-arria10.c"
#include <mach/generic.h>
#define BAREBOX_PART 0
#define BITSTREAM_PART 1
#define BAREBOX1_OFFSET SZ_1M
#define BAREBOX2_OFFSET (BAREBOX1_OFFSET + SZ_512K)
#define BAREBOX3_OFFSET (BAREBOX2_OFFSET + SZ_512K)
#define BAREBOX4_OFFSET (BAREBOX3_OFFSET + SZ_512K)
// Offset from the start of the second partition on the eMMC.
#define BITSTREAM1_OFFSET 0x0
#define BITSTREAM2_OFFSET (BITSTREAM1_OFFSET + SZ_32M)
extern char __dtb_z_socfpga_arria10_achilles_start[];
#define ARRIA10_STACKTOP (ARRIA10_OCRAM_ADDR + SZ_256K)
ENTRY_FUNCTION_WITHSTACK(start_socfpga_achilles_xload, ARRIA10_STACKTOP, r0, r1, r2)
{
int pbl_index = 0;
int barebox = 0;
int bitstream = 0;
arm_cpu_lowlevel_init();
arria10_cpu_lowlevel_init();
relocate_to_current_adr();
setup_c();
arria10_init(&mainpll_cfg, &perpll_cfg, pinmux);
arria10_prepare_mmc(BAREBOX_PART, BITSTREAM_PART);
pbl_index = readl(ARRIA10_SYSMGR_ROM_INITSWLASTLD);
switch (pbl_index) {
case 0:
barebox = BAREBOX1_OFFSET;
bitstream = BITSTREAM1_OFFSET;
break;
case 1:
barebox = BAREBOX2_OFFSET;
bitstream = BITSTREAM1_OFFSET;
break;
case 2:
barebox = BAREBOX3_OFFSET;
bitstream = BITSTREAM2_OFFSET;
break;
case 3:
barebox = BAREBOX4_OFFSET;
bitstream = BITSTREAM2_OFFSET;
break;
}
arria10_load_fpga(bitstream, SZ_64M);
arria10_finish_io(&mainpll_cfg, &perpll_cfg, pinmux);
arria10_ddr_calibration_sequence();
arria10_start_image(barebox);
}
ENTRY_FUNCTION(start_socfpga_achilles, r0, r1, r2)
{
void *fdt;
fdt = __dtb_z_socfpga_arria10_achilles_start + get_runtime_offset();
barebox_arm_entry(0x0, SZ_2G + SZ_1G, fdt);
}
ENTRY_FUNCTION_WITHSTACK(start_socfpga_achilles_bringup, ARRIA10_STACKTOP, r0, r1, r2)
{
void *fdt;
arm_cpu_lowlevel_init();
arria10_cpu_lowlevel_init();
relocate_to_current_adr();
setup_c();
arria10_init(&mainpll_cfg, &perpll_cfg, pinmux);
/* wait for fpga_usermode */
a10_wait_for_usermode(0x1000000);
arria10_finish_io(&mainpll_cfg, &perpll_cfg, pinmux);
arria10_ddr_calibration_sequence();
fdt = __dtb_z_socfpga_arria10_achilles_start + get_runtime_offset();
barebox_arm_entry(0x0, SZ_2G + SZ_1G, fdt);
}
|