1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
|
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
#include <dt-bindings/features/imx8m.h>
/ {
aliases {
gpr.reboot_mode = &reboot_mode_gpr;
pwm0 = &pwm1;
pwm1 = &pwm2;
pwm2 = &pwm3;
pwm3 = &pwm4;
};
chosen {
barebox,bootsource-mmc0 = &usdhc1;
barebox,bootsource-mmc1 = &usdhc2;
barebox,bootsource-mmc2 = &usdhc3;
};
};
feat: &ocotp {
#feature-cells = <1>;
barebox,feature-controller;
};
&src {
compatible = "fsl,imx8mm-src", "fsl,imx8mq-src", "syscon", "simple-mfd";
reboot_mode_gpr: reboot-mode {
compatible = "barebox,syscon-reboot-mode";
offset = <0x94>, <0x98>; /* SRC_GPR{9,10} */
mask = <0xffffffff>, <0x40000000>;
mode-normal = <0>, <0>;
mode-serial = <0x00000010>, <0x40000000>;
};
};
&A53_1 {
barebox,feature-gates = <&feat IMX8M_FEAT_CPU_DUAL>;
};
&A53_2 {
barebox,feature-gates = <&feat IMX8M_FEAT_CPU_QUAD>;
};
&A53_3 {
barebox,feature-gates = <&feat IMX8M_FEAT_CPU_QUAD>;
};
&gpc {
barebox,feature-gates = <&feat 0>;
};
&vpu_g1 {
barebox,feature-gates = <&feat IMX8M_FEAT_VPU>;
};
&vpu_g2 {
barebox,feature-gates = <&feat IMX8M_FEAT_VPU>;
};
&vpu_blk_ctrl {
barebox,feature-gates = <&feat IMX8M_FEAT_VPU>;
};
&pgc_vpumix {
barebox,feature-gates = <&feat IMX8M_FEAT_VPU>;
};
&pgc_vpu_g1 {
barebox,feature-gates = <&feat IMX8M_FEAT_VPU>;
};
&pgc_vpu_g2 {
barebox,feature-gates = <&feat IMX8M_FEAT_VPU>;
};
&pgc_vpu_h1 {
barebox,feature-gates = <&feat IMX8M_FEAT_VPU>;
};
|