summaryrefslogtreecommitdiffstats
path: root/dts/include/dt-bindings/clock/qcom,sm8450-videocc.h
blob: 9d795adfe4eb21707d2960a53b4d70505d76778c (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
/*
 * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
 */

#ifndef _DT_BINDINGS_CLK_QCOM_VIDEO_CC_SM8450_H
#define _DT_BINDINGS_CLK_QCOM_VIDEO_CC_SM8450_H

/* VIDEO_CC clocks */
#define VIDEO_CC_MVS0_CLK					0
#define VIDEO_CC_MVS0_CLK_SRC					1
#define VIDEO_CC_MVS0_DIV_CLK_SRC				2
#define VIDEO_CC_MVS0C_CLK					3
#define VIDEO_CC_MVS0C_DIV2_DIV_CLK_SRC				4
#define VIDEO_CC_MVS1_CLK					5
#define VIDEO_CC_MVS1_CLK_SRC					6
#define VIDEO_CC_MVS1_DIV_CLK_SRC				7
#define VIDEO_CC_MVS1C_CLK					8
#define VIDEO_CC_MVS1C_DIV2_DIV_CLK_SRC				9
#define VIDEO_CC_PLL0						10
#define VIDEO_CC_PLL1						11

/* VIDEO_CC power domains */
#define VIDEO_CC_MVS0C_GDSC					0
#define VIDEO_CC_MVS0_GDSC					1
#define VIDEO_CC_MVS1C_GDSC					2
#define VIDEO_CC_MVS1_GDSC					3

/* VIDEO_CC resets */
#define CVP_VIDEO_CC_INTERFACE_BCR				0
#define CVP_VIDEO_CC_MVS0_BCR					1
#define CVP_VIDEO_CC_MVS0C_BCR					2
#define CVP_VIDEO_CC_MVS1_BCR					3
#define CVP_VIDEO_CC_MVS1C_BCR					4
#define VIDEO_CC_MVS0C_CLK_ARES					5
#define VIDEO_CC_MVS1C_CLK_ARES					6

#endif